blob: 0ccfaafd9e50255e7f0ec693b80b91b496590924 [file] [log] [blame]
Andrew Scull5e1ddfa2018-08-14 10:06:54 +01001//===- llvm/CodeGen/SchedulerRegistry.h -------------------------*- C++ -*-===//
2//
Andrew Walbran16937d02019-10-22 13:54:20 +01003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Andrew Scull5e1ddfa2018-08-14 10:06:54 +01006//
7//===----------------------------------------------------------------------===//
8//
9// This file contains the implementation for instruction scheduler function
10// pass registry (RegisterScheduler).
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef LLVM_CODEGEN_SCHEDULERREGISTRY_H
15#define LLVM_CODEGEN_SCHEDULERREGISTRY_H
16
17#include "llvm/CodeGen/MachinePassRegistry.h"
18#include "llvm/Support/CodeGen.h"
19
20namespace llvm {
21
22//===----------------------------------------------------------------------===//
23///
24/// RegisterScheduler class - Track the registration of instruction schedulers.
25///
26//===----------------------------------------------------------------------===//
27
28class ScheduleDAGSDNodes;
29class SelectionDAGISel;
30
Andrew Walbran16937d02019-10-22 13:54:20 +010031class RegisterScheduler
32 : public MachinePassRegistryNode<
33 ScheduleDAGSDNodes *(*)(SelectionDAGISel *, CodeGenOpt::Level)> {
Andrew Scull5e1ddfa2018-08-14 10:06:54 +010034public:
35 using FunctionPassCtor = ScheduleDAGSDNodes *(*)(SelectionDAGISel*,
36 CodeGenOpt::Level);
37
Andrew Walbran16937d02019-10-22 13:54:20 +010038 static MachinePassRegistry<FunctionPassCtor> Registry;
Andrew Scull5e1ddfa2018-08-14 10:06:54 +010039
40 RegisterScheduler(const char *N, const char *D, FunctionPassCtor C)
Andrew Walbran16937d02019-10-22 13:54:20 +010041 : MachinePassRegistryNode(N, D, C) {
42 Registry.Add(this);
43 }
Andrew Scull5e1ddfa2018-08-14 10:06:54 +010044 ~RegisterScheduler() { Registry.Remove(this); }
45
46
47 // Accessors.
48 RegisterScheduler *getNext() const {
49 return (RegisterScheduler *)MachinePassRegistryNode::getNext();
50 }
51
52 static RegisterScheduler *getList() {
53 return (RegisterScheduler *)Registry.getList();
54 }
55
Andrew Walbran16937d02019-10-22 13:54:20 +010056 static void setListener(MachinePassRegistryListener<FunctionPassCtor> *L) {
Andrew Scull5e1ddfa2018-08-14 10:06:54 +010057 Registry.setListener(L);
58 }
59};
60
61/// createBURRListDAGScheduler - This creates a bottom up register usage
62/// reduction list scheduler.
63ScheduleDAGSDNodes *createBURRListDAGScheduler(SelectionDAGISel *IS,
64 CodeGenOpt::Level OptLevel);
65
66/// createBURRListDAGScheduler - This creates a bottom up list scheduler that
67/// schedules nodes in source code order when possible.
68ScheduleDAGSDNodes *createSourceListDAGScheduler(SelectionDAGISel *IS,
69 CodeGenOpt::Level OptLevel);
70
71/// createHybridListDAGScheduler - This creates a bottom up register pressure
72/// aware list scheduler that make use of latency information to avoid stalls
73/// for long latency instructions in low register pressure mode. In high
74/// register pressure mode it schedules to reduce register pressure.
75ScheduleDAGSDNodes *createHybridListDAGScheduler(SelectionDAGISel *IS,
76 CodeGenOpt::Level);
77
78/// createILPListDAGScheduler - This creates a bottom up register pressure
79/// aware list scheduler that tries to increase instruction level parallelism
80/// in low register pressure mode. In high register pressure mode it schedules
81/// to reduce register pressure.
82ScheduleDAGSDNodes *createILPListDAGScheduler(SelectionDAGISel *IS,
83 CodeGenOpt::Level);
84
85/// createFastDAGScheduler - This creates a "fast" scheduler.
86///
87ScheduleDAGSDNodes *createFastDAGScheduler(SelectionDAGISel *IS,
88 CodeGenOpt::Level OptLevel);
89
90/// createVLIWDAGScheduler - Scheduler for VLIW targets. This creates top down
91/// DFA driven list scheduler with clustering heuristic to control
92/// register pressure.
93ScheduleDAGSDNodes *createVLIWDAGScheduler(SelectionDAGISel *IS,
94 CodeGenOpt::Level OptLevel);
95/// createDefaultScheduler - This creates an instruction scheduler appropriate
96/// for the target.
97ScheduleDAGSDNodes *createDefaultScheduler(SelectionDAGISel *IS,
98 CodeGenOpt::Level OptLevel);
99
100/// createDAGLinearizer - This creates a "no-scheduling" scheduler which
101/// linearize the DAG using topological order.
102ScheduleDAGSDNodes *createDAGLinearizer(SelectionDAGISel *IS,
103 CodeGenOpt::Level OptLevel);
104
105} // end namespace llvm
106
107#endif // LLVM_CODEGEN_SCHEDULERREGISTRY_H