blob: 8a62a39a37e9bed3caffe695a26434219714d67f [file] [log] [blame]
Wedson Almeida Filho22c973a2018-10-27 16:25:42 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Wedson Almeida Filho22c973a2018-10-27 16:25:42 +01003 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * https://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
David Brazdil863b1502019-10-24 13:55:50 +010017#include "hf/arch/offsets.h"
Andrew Walbranc55365d2018-12-06 15:45:11 +000018#include "exception_macros.S"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010019
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000020/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000021 * Saves the volatile registers into the register buffer of the current vCPU.
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000022 */
Andrew Walbran59182d52019-09-23 17:55:39 +010023.macro save_volatile_to_vcpu
Wedson Almeida Filho5bc0b4c2018-07-30 15:31:44 +010024 /*
25 * Save x18 since we're about to clobber it. We subtract 16 instead of
26 * 8 from the stack pointer to keep it 16-byte aligned.
27 */
28 str x18, [sp, #-16]!
Andrew Walbran59182d52019-09-23 17:55:39 +010029
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000030 /* Get the current vCPU. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000031 mrs x18, tpidr_el2
32 stp x0, x1, [x18, #VCPU_REGS + 8 * 0]
33 stp x2, x3, [x18, #VCPU_REGS + 8 * 2]
34 stp x4, x5, [x18, #VCPU_REGS + 8 * 4]
35 stp x6, x7, [x18, #VCPU_REGS + 8 * 6]
36 stp x8, x9, [x18, #VCPU_REGS + 8 * 8]
37 stp x10, x11, [x18, #VCPU_REGS + 8 * 10]
38 stp x12, x13, [x18, #VCPU_REGS + 8 * 12]
39 stp x14, x15, [x18, #VCPU_REGS + 8 * 14]
40 stp x16, x17, [x18, #VCPU_REGS + 8 * 16]
41 stp x29, x30, [x18, #VCPU_REGS + 8 * 29]
42
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000043 /* x18 was saved on the stack, so we move it to vCPU regs buffer. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000044 ldr x0, [sp], #16
45 str x0, [x18, #VCPU_REGS + 8 * 18]
46
47 /* Save return address & mode. */
48 mrs x1, elr_el2
49 mrs x2, spsr_el2
50 stp x1, x2, [x18, #VCPU_REGS + 8 * 31]
51.endm
52
53/**
54 * This is a generic handler for exceptions taken at a lower EL. It saves the
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000055 * volatile registers to the current vCPU and calls the C handler, which can
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000056 * select one of two paths: (a) restore volatile registers and return, or
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000057 * (b) switch to a different vCPU. In the latter case, the handler needs to save
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000058 * all non-volatile registers (they haven't been saved yet), then restore all
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000059 * registers from the new vCPU.
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000060 */
61.macro lower_exception handler:req
Andrew Walbran59182d52019-09-23 17:55:39 +010062 save_volatile_to_vcpu
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000063
64 /* Call C handler. */
65 bl \handler
66
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000067 /* Switch vCPU if requested by handler. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000068 cbnz x0, vcpu_switch
69
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000070 /* vCPU is not changing. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000071 mrs x0, tpidr_el2
72 b vcpu_restore_volatile_and_run
73.endm
74
75/**
Andrew Walbran59182d52019-09-23 17:55:39 +010076 * This is the handler for a sync exception taken at a lower EL.
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000077 */
78.macro lower_sync_exception
Andrew Walbran59182d52019-09-23 17:55:39 +010079 save_volatile_to_vcpu
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010080
81 /* Extract the exception class (EC) from exception syndrome register. */
82 mrs x18, esr_el2
83 lsr x18, x18, #26
84
Andrew Walbran59182d52019-09-23 17:55:39 +010085 /* Take the system register path for EC 0x18. */
86 sub x18, x18, #0x18
87 cbz x18, system_register_access
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010088
Andrew Walbran59182d52019-09-23 17:55:39 +010089 /* Read syndrome register and call C handler. */
90 mrs x0, esr_el2
91 bl sync_lower_exception
Andrew Walbran3a71c982019-09-12 18:22:11 +010092
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000093 /* Switch vCPU if requested by handler. */
Andrew Walbran59182d52019-09-23 17:55:39 +010094 cbnz x0, vcpu_switch
Andrew Walbranfed412e2019-09-02 18:23:16 +010095
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000096 /* vCPU is not changing. */
Andrew Walbran59182d52019-09-23 17:55:39 +010097 mrs x0, tpidr_el2
98 b vcpu_restore_volatile_and_run
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000099.endm
100
101/**
102 * The following is the exception table. A pointer to it will be stored in
103 * register vbar_el2.
104 */
105.section .text.vector_table_el2, "ax"
106.global vector_table_el2
107.balign 0x800
108vector_table_el2:
109sync_cur_sp0:
David Brazdil768f69c2019-12-19 15:46:12 +0000110 noreturn_current_exception_sp0 el2 sync_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000111
112.balign 0x80
113irq_cur_sp0:
David Brazdil768f69c2019-12-19 15:46:12 +0000114 noreturn_current_exception_sp0 el2 irq_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000115
116.balign 0x80
117fiq_cur_sp0:
David Brazdil768f69c2019-12-19 15:46:12 +0000118 noreturn_current_exception_sp0 el2 fiq_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000119
120.balign 0x80
121serr_cur_sp0:
David Brazdil768f69c2019-12-19 15:46:12 +0000122 noreturn_current_exception_sp0 el2 serr_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000123
124.balign 0x80
125sync_cur_spx:
David Brazdil768f69c2019-12-19 15:46:12 +0000126 noreturn_current_exception_spx el2 sync_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000127
128.balign 0x80
129irq_cur_spx:
David Brazdil768f69c2019-12-19 15:46:12 +0000130 noreturn_current_exception_spx el2 irq_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000131
132.balign 0x80
133fiq_cur_spx:
David Brazdil768f69c2019-12-19 15:46:12 +0000134 noreturn_current_exception_spx el2 fiq_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000135
136.balign 0x80
137serr_cur_spx:
David Brazdil768f69c2019-12-19 15:46:12 +0000138 noreturn_current_exception_spx el2 serr_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000139
140.balign 0x80
141sync_lower_64:
142 lower_sync_exception
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100143
144.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000145irq_lower_64:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000146 lower_exception irq_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100147
148.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000149fiq_lower_64:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000150 lower_exception fiq_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100151
152.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000153serr_lower_64:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000154 lower_exception serr_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100155
156.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000157sync_lower_32:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000158 lower_sync_exception
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100159
160.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000161irq_lower_32:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000162 lower_exception irq_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100163
164.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000165fiq_lower_32:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000166 lower_exception fiq_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100167
168.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000169serr_lower_32:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000170 lower_exception serr_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100171
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000172.balign 0x40
Wedson Almeida Filho59978322018-10-24 15:13:33 +0100173
Fuad Tabba7c299d82019-09-12 13:05:18 +0100174/**
175 * Handle accesses to system registers (EC=0x18) and return to original caller.
176 */
177system_register_access:
178 /*
179 * Non-volatile registers are (conservatively) saved because the handler
180 * can clobber non-volatile registers that are used by the msr/mrs,
181 * which results in the wrong value being read or written.
182 */
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000183 /* Get the current vCPU. */
Fuad Tabba7c299d82019-09-12 13:05:18 +0100184 mrs x18, tpidr_el2
185 stp x19, x20, [x18, #VCPU_REGS + 8 * 19]
186 stp x21, x22, [x18, #VCPU_REGS + 8 * 21]
187 stp x23, x24, [x18, #VCPU_REGS + 8 * 23]
188 stp x25, x26, [x18, #VCPU_REGS + 8 * 25]
189 stp x27, x28, [x18, #VCPU_REGS + 8 * 27]
190
191 /* Read syndrome register and call C handler. */
192 mrs x0, esr_el2
193 bl handle_system_register_access
Fuad Tabba7c299d82019-09-12 13:05:18 +0100194
Fuad Tabbab86325a2020-01-10 13:38:15 +0000195 /* Continue running the same vCPU. */
Fuad Tabba7c299d82019-09-12 13:05:18 +0100196 mrs x0, tpidr_el2
197 b vcpu_restore_nonvolatile_and_run
198
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100199/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000200 * Switch to a new vCPU.
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100201 *
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000202 * All volatile registers from the old vCPU have already been saved. We need
203 * to save only non-volatile ones from the old vCPU, and restore all from the
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100204 * new one.
205 *
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000206 * x0 is a pointer to the new vCPU.
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100207 */
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100208vcpu_switch:
209 /* Save non-volatile registers. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000210 mrs x1, tpidr_el2
211 stp x19, x20, [x1, #VCPU_REGS + 8 * 19]
212 stp x21, x22, [x1, #VCPU_REGS + 8 * 21]
213 stp x23, x24, [x1, #VCPU_REGS + 8 * 23]
214 stp x25, x26, [x1, #VCPU_REGS + 8 * 25]
215 stp x27, x28, [x1, #VCPU_REGS + 8 * 27]
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100216
217 /* Save lazy state. */
Fuad Tabba5e147a92019-08-14 15:30:30 +0100218 /* Use x28 as the base */
219 add x28, x1, #VCPU_LAZY
220
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100221 mrs x24, vmpidr_el2
222 mrs x25, csselr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100223 stp x24, x25, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100224
225 mrs x2, sctlr_el1
226 mrs x3, actlr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100227 stp x2, x3, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100228
229 mrs x4, cpacr_el1
230 mrs x5, ttbr0_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100231 stp x4, x5, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100232
233 mrs x6, ttbr1_el1
234 mrs x7, tcr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100235 stp x6, x7, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100236
237 mrs x8, esr_el1
238 mrs x9, afsr0_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100239 stp x8, x9, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100240
241 mrs x10, afsr1_el1
242 mrs x11, far_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100243 stp x10, x11, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100244
245 mrs x12, mair_el1
246 mrs x13, vbar_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100247 stp x12, x13, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100248
249 mrs x14, contextidr_el1
250 mrs x15, tpidr_el0
Fuad Tabba5e147a92019-08-14 15:30:30 +0100251 stp x14, x15, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100252
253 mrs x16, tpidrro_el0
254 mrs x17, tpidr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100255 stp x16, x17, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100256
257 mrs x18, amair_el1
258 mrs x19, cntkctl_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100259 stp x18, x19, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100260
261 mrs x20, sp_el0
262 mrs x21, sp_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100263 stp x20, x21, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100264
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000265 mrs x22, elr_el1
266 mrs x23, spsr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100267 stp x22, x23, [x28], #16
Wedson Almeida Filho1f81b752018-10-24 15:15:49 +0100268
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000269 mrs x24, par_el1
270 mrs x25, hcr_el2
Fuad Tabba5e147a92019-08-14 15:30:30 +0100271 stp x24, x25, [x28], #16
Wedson Almeida Filho1f81b752018-10-24 15:15:49 +0100272
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000273 mrs x26, cnthctl_el2
274 mrs x27, vttbr_el2
Fuad Tabba5e147a92019-08-14 15:30:30 +0100275 stp x26, x27, [x28], #16
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000276
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000277 mrs x4, mdcr_el2
278 mrs x5, mdscr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100279 stp x4, x5, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100280
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000281 mrs x6, pmccfiltr_el0
282 mrs x7, pmcr_el0
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100283 stp x6, x7, [x28], #16
284
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000285 mrs x8, pmcntenset_el0
286 mrs x9, pmintenset_el1
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100287 stp x8, x9, [x28], #16
288
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100289 /* Save GIC registers. */
290#if GIC_VERSION == 3 || GIC_VERSION == 4
291 /* Offset is too large, so start from a new base. */
292 add x2, x1, #VCPU_GIC
293
294 mrs x3, ich_hcr_el2
Andrew Walbran4b976f42019-06-05 15:00:50 +0100295 mrs x4, icc_sre_el2
296 stp x3, x4, [x2, #16 * 0]
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100297#endif
298
Fuad Tabba5e147a92019-08-14 15:30:30 +0100299 /* Save floating point registers. */
300 /* Use x28 as the base. */
301 add x28, x1, #VCPU_FREGS
302 stp q0, q1, [x28], #32
303 stp q2, q3, [x28], #32
304 stp q4, q5, [x28], #32
305 stp q6, q7, [x28], #32
306 stp q8, q9, [x28], #32
307 stp q10, q11, [x28], #32
308 stp q12, q13, [x28], #32
309 stp q14, q15, [x28], #32
310 stp q16, q17, [x28], #32
311 stp q18, q19, [x28], #32
312 stp q20, q21, [x28], #32
313 stp q22, q23, [x28], #32
314 stp q24, q25, [x28], #32
315 stp q26, q27, [x28], #32
316 stp q28, q29, [x28], #32
317 stp q30, q31, [x28], #32
Conrad Groblera824af62019-03-22 17:33:23 +0000318 mrs x3, fpsr
319 mrs x4, fpcr
Fuad Tabba5e147a92019-08-14 15:30:30 +0100320 stp x3, x4, [x28], #32
Conrad Groblera824af62019-03-22 17:33:23 +0000321
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000322 /* Save new vCPU pointer in non-volatile register. */
Wedson Almeida Filho03306112018-11-26 00:08:03 +0000323 mov x19, x0
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100324
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000325 /*
326 * Save peripheral registers, and inform the arch-independent sections
327 * that registers have been saved.
328 */
Wedson Almeida Filho03306112018-11-26 00:08:03 +0000329 mov x0, x1
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000330 bl complete_saving_state
Wedson Almeida Filho03306112018-11-26 00:08:03 +0000331 mov x0, x19
332
333 /* Intentional fallthrough. */
Andrew Walbran375f4532019-07-09 16:54:37 +0100334.global vcpu_restore_all_and_run
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100335vcpu_restore_all_and_run:
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000336 /* Update pointer to current vCPU. */
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +0100337 msr tpidr_el2, x0
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100338
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000339 /* Restore peripheral registers. */
340 mov x19, x0
341 bl begin_restoring_state
342 mov x0, x19
343
Conrad Groblera824af62019-03-22 17:33:23 +0000344 /*
345 * Restore floating point registers.
346 *
347 * Offset is too large, so start from a new base.
348 */
349 add x2, x0, #VCPU_FREGS
350 ldp q0, q1, [x2, #32 * 0]
351 ldp q2, q3, [x2, #32 * 1]
352 ldp q4, q5, [x2, #32 * 2]
353 ldp q6, q7, [x2, #32 * 3]
354 ldp q8, q9, [x2, #32 * 4]
355 ldp q10, q11, [x2, #32 * 5]
356 ldp q12, q13, [x2, #32 * 6]
357 ldp q14, q15, [x2, #32 * 7]
358 ldp q16, q17, [x2, #32 * 8]
359 ldp q18, q19, [x2, #32 * 9]
360 ldp q20, q21, [x2, #32 * 10]
361 ldp q22, q23, [x2, #32 * 11]
362 ldp q24, q25, [x2, #32 * 12]
363 ldp q26, q27, [x2, #32 * 13]
364 ldp q28, q29, [x2, #32 * 14]
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100365 /* Offset becomes too large, so move the base. */
Conrad Groblera824af62019-03-22 17:33:23 +0000366 ldp q30, q31, [x2, #32 * 15]!
367 ldp x3, x4, [x2, #32 * 1]
368 msr fpsr, x3
Conrad Groblera824af62019-03-22 17:33:23 +0000369
Conrad Grobler02ff6af2019-06-04 09:40:28 +0100370 /*
371 * Only restore FPCR if changed, to avoid expensive
372 * self-synchronising operation where possible.
373 */
374 mrs x5, fpcr
375 cmp x5, x4
376 b.eq vcpu_restore_lazy_and_run
377 msr fpcr, x4
378 /* Intentional fallthrough. */
379
380vcpu_restore_lazy_and_run:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000381 /* Restore lazy registers. */
Fuad Tabba5e147a92019-08-14 15:30:30 +0100382 /* Use x28 as the base. */
383 add x28, x0, #VCPU_LAZY
384
385 ldp x24, x25, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100386 msr vmpidr_el2, x24
387 msr csselr_el1, x25
388
Fuad Tabba5e147a92019-08-14 15:30:30 +0100389 ldp x2, x3, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100390 msr sctlr_el1, x2
391 msr actlr_el1, x3
392
Fuad Tabba5e147a92019-08-14 15:30:30 +0100393 ldp x4, x5, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100394 msr cpacr_el1, x4
395 msr ttbr0_el1, x5
396
Fuad Tabba5e147a92019-08-14 15:30:30 +0100397 ldp x6, x7, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100398 msr ttbr1_el1, x6
399 msr tcr_el1, x7
400
Fuad Tabba5e147a92019-08-14 15:30:30 +0100401 ldp x8, x9, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100402 msr esr_el1, x8
403 msr afsr0_el1, x9
404
Fuad Tabba5e147a92019-08-14 15:30:30 +0100405 ldp x10, x11, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100406 msr afsr1_el1, x10
407 msr far_el1, x11
408
Fuad Tabba5e147a92019-08-14 15:30:30 +0100409 ldp x12, x13, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100410 msr mair_el1, x12
411 msr vbar_el1, x13
412
Fuad Tabba5e147a92019-08-14 15:30:30 +0100413 ldp x14, x15, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100414 msr contextidr_el1, x14
415 msr tpidr_el0, x15
416
Fuad Tabba5e147a92019-08-14 15:30:30 +0100417 ldp x16, x17, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100418 msr tpidrro_el0, x16
419 msr tpidr_el1, x17
420
Fuad Tabba5e147a92019-08-14 15:30:30 +0100421 ldp x18, x19, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100422 msr amair_el1, x18
423 msr cntkctl_el1, x19
424
Fuad Tabba5e147a92019-08-14 15:30:30 +0100425 ldp x20, x21, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100426 msr sp_el0, x20
427 msr sp_el1, x21
428
Fuad Tabba5e147a92019-08-14 15:30:30 +0100429 ldp x22, x23, [x28], #16
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000430 msr elr_el1, x22
431 msr spsr_el1, x23
Wedson Almeida Filho1f81b752018-10-24 15:15:49 +0100432
Fuad Tabba5e147a92019-08-14 15:30:30 +0100433 ldp x24, x25, [x28], #16
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000434 msr par_el1, x24
435 msr hcr_el2, x25
Wedson Almeida Filho1f81b752018-10-24 15:15:49 +0100436
Fuad Tabba5e147a92019-08-14 15:30:30 +0100437 ldp x26, x27, [x28], #16
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000438 msr cnthctl_el2, x26
439 msr vttbr_el2, x27
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000440
Fuad Tabba5e147a92019-08-14 15:30:30 +0100441 ldp x4, x5, [x28], #16
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000442 msr mdcr_el2, x4
443 msr mdscr_el1, x5
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100444
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100445 ldp x6, x7, [x28], #16
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000446 msr pmccfiltr_el0, x6
447 msr pmcr_el0, x7
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100448
449 ldp x8, x9, [x28], #16
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100450 /*
451 * NOTE: Writing 0s to pmcntenset_el0's bits do not alter their values.
452 * To reset them, clear the register by writing to pmcntenclr_el0.
453 */
454 mov x27, #0xffffffff
455 msr pmcntenclr_el0, x27
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000456 msr pmcntenset_el0, x8
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100457
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100458 /*
459 * NOTE: Writing 0s to pmintenset_el1's bits do not alter their values.
460 * To reset them, clear the register by writing to pmintenclr_el1.
461 */
462 msr pmintenclr_el1, x27
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000463 msr pmintenset_el1, x9
Fuad Tabbac76466d2019-09-06 10:42:12 +0100464
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100465 /* Restore GIC registers. */
466#if GIC_VERSION == 3 || GIC_VERSION == 4
467 /* Offset is too large, so start from a new base. */
468 add x2, x0, #VCPU_GIC
469
Andrew Walbran4b976f42019-06-05 15:00:50 +0100470 ldp x3, x4, [x2, #16 * 0]
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100471 msr ich_hcr_el2, x3
Andrew Walbran4b976f42019-06-05 15:00:50 +0100472 msr icc_sre_el2, x4
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100473#endif
474
Andrew Walbran1f32e722019-06-07 17:57:26 +0100475 /*
476 * If a different vCPU is being run on this physical CPU to the last one
477 * which was run for this VM, invalidate the TLB. This must be called
478 * after vttbr_el2 has been updated, so that we have the page table and
479 * VMID of the vCPU to which we are switching.
480 */
481 mov x19, x0
482 bl maybe_invalidate_tlb
483 mov x0, x19
484
Fuad Tabba7c299d82019-09-12 13:05:18 +0100485 /* Intentional fallthrough. */
486
487vcpu_restore_nonvolatile_and_run:
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100488 /* Restore non-volatile registers. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000489 ldp x19, x20, [x0, #VCPU_REGS + 8 * 19]
490 ldp x21, x22, [x0, #VCPU_REGS + 8 * 21]
491 ldp x23, x24, [x0, #VCPU_REGS + 8 * 23]
492 ldp x25, x26, [x0, #VCPU_REGS + 8 * 25]
493 ldp x27, x28, [x0, #VCPU_REGS + 8 * 27]
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100494
Wedson Almeida Filhod615cdb2018-10-09 13:00:21 +0100495 /* Intentional fallthrough. */
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100496/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000497 * Restore volatile registers and run the given vCPU.
Wedson Almeida Filhod615cdb2018-10-09 13:00:21 +0100498 *
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000499 * x0 is a pointer to the target vCPU.
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100500 */
501vcpu_restore_volatile_and_run:
Fuad Tabba7c299d82019-09-12 13:05:18 +0100502 ldp x4, x5, [x0, #VCPU_REGS + 8 * 4]
503 ldp x6, x7, [x0, #VCPU_REGS + 8 * 6]
504 ldp x8, x9, [x0, #VCPU_REGS + 8 * 8]
505 ldp x10, x11, [x0, #VCPU_REGS + 8 * 10]
506 ldp x12, x13, [x0, #VCPU_REGS + 8 * 12]
507 ldp x14, x15, [x0, #VCPU_REGS + 8 * 14]
508 ldp x16, x17, [x0, #VCPU_REGS + 8 * 16]
509 ldr x18, [x0, #VCPU_REGS + 8 * 18]
510 ldp x29, x30, [x0, #VCPU_REGS + 8 * 29]
511
512 /* Restore return address & mode. */
513 ldp x1, x2, [x0, #VCPU_REGS + 8 * 31]
514 msr elr_el2, x1
515 msr spsr_el2, x2
516
517 /* Restore x0..x3, which we have used as scratch before. */
518 ldp x2, x3, [x0, #VCPU_REGS + 8 * 2]
519 ldp x0, x1, [x0, #VCPU_REGS + 8 * 0]
David Brazdild623d312019-12-19 16:04:06 +0000520 eret_with_sb