blob: 5025009858b764dfd85bfcd637095df9ce8b1cfb [file] [log] [blame]
Andrew Scull11a4a0c2018-12-29 11:38:31 +00001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull11a4a0c2018-12-29 11:38:31 +00003 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * https://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Andrew Scull9a6384b2019-01-02 12:08:40 +000017#include "hf/arch/cpu.h"
18
Andrew Scull11a4a0c2018-12-29 11:38:31 +000019#include <stdbool.h>
20#include <stddef.h>
21#include <stdint.h>
22
23#include "hf/addr.h"
Andrew Walbrand4d2fa12019-10-01 16:47:25 +010024#include "hf/spci.h"
Andrew Scull8d9e1212019-04-05 13:52:55 +010025#include "hf/std.h"
Andrew Scull11a4a0c2018-12-29 11:38:31 +000026
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010027#include "hypervisor/perfmon.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010028#include "hypervisor/sysregs.h"
Fuad Tabbac8eede32019-10-31 11:17:50 +000029#include "msr.h"
30
31/**
32 * The LO field indicates whether LORegions are supported.
33 */
34#define ID_AA64MMFR1_EL1_LO (UINT64_C(1) << 16)
Fuad Tabbac76466d2019-09-06 10:42:12 +010035
Andrew Scull11a4a0c2018-12-29 11:38:31 +000036void arch_irq_disable(void)
37{
38 __asm__ volatile("msr DAIFSet, #0xf");
39}
40
41void arch_irq_enable(void)
42{
43 __asm__ volatile("msr DAIFClr, #0xf");
44}
45
Fuad Tabbac8eede32019-10-31 11:17:50 +000046static void lor_disable(void)
47{
48 /*
49 * Accesses to LORC_EL1 are undefined if LORegions are not supported.
50 */
51 if (read_msr(ID_AA64MMFR1_EL1) & ID_AA64MMFR1_EL1_LO) {
52 write_msr(MSR_LORC_EL1, 0);
53 }
54}
55
Andrew Walbranb208b4a2019-05-20 12:42:22 +010056static void gic_regs_reset(struct arch_regs *r, bool is_primary)
57{
58#if GIC_VERSION == 3 || GIC_VERSION == 4
59 uint32_t ich_hcr = 0;
Andrew Walbran4b976f42019-06-05 15:00:50 +010060 uint32_t icc_sre_el2 =
Andrew Walbrane52006c2019-10-22 18:01:28 +010061 (1U << 0) | /* SRE, enable ICH_* and ICC_* at EL2. */
Andrew Walbran4b976f42019-06-05 15:00:50 +010062 (0x3 << 1); /* DIB and DFB, disable IRQ/FIQ bypass. */
Andrew Walbranb208b4a2019-05-20 12:42:22 +010063
Andrew Walbran4b976f42019-06-05 15:00:50 +010064 if (is_primary) {
Andrew Walbrane52006c2019-10-22 18:01:28 +010065 icc_sre_el2 |= 1U << 3; /* Enable EL1 access to ICC_SRE_EL1. */
Andrew Walbran4b976f42019-06-05 15:00:50 +010066 } else {
Andrew Walbranb208b4a2019-05-20 12:42:22 +010067 /* Trap EL1 access to GICv3 system registers. */
68 ich_hcr =
Andrew Walbrane52006c2019-10-22 18:01:28 +010069 (0x1fU << 10); /* TDIR, TSEI, TALL1, TALL0, TC bits. */
Andrew Walbranb208b4a2019-05-20 12:42:22 +010070 }
71 r->gic.ich_hcr_el2 = ich_hcr;
Andrew Walbran4b976f42019-06-05 15:00:50 +010072 r->gic.icc_sre_el2 = icc_sre_el2;
Andrew Walbranb208b4a2019-05-20 12:42:22 +010073#endif
74}
75
Andrew Walbran95534922019-06-19 11:32:54 +010076void arch_regs_reset(struct arch_regs *r, bool is_primary, spci_vm_id_t vm_id,
Andrew Walbran4d3fa282019-06-26 13:31:15 +010077 cpu_id_t vcpu_id, paddr_t table)
Andrew Scull11a4a0c2018-12-29 11:38:31 +000078{
Andrew Scullc960c032018-10-24 15:13:35 +010079 uintreg_t pc = r->pc;
80 uintreg_t arg = r->r[0];
Andrew Scull11a4a0c2018-12-29 11:38:31 +000081 uintreg_t cptr;
82 uintreg_t cnthctl;
83
Andrew Scull2b5fbad2019-04-05 13:55:56 +010084 memset_s(r, sizeof(*r), 0, sizeof(*r));
Andrew Scullc960c032018-10-24 15:13:35 +010085
86 r->pc = pc;
87 r->r[0] = arg;
88
Andrew Scull11a4a0c2018-12-29 11:38:31 +000089 cptr = 0;
90 cnthctl = 0;
91
92 if (is_primary) {
93 cnthctl |=
Andrew Walbrane52006c2019-10-22 18:01:28 +010094 (1U << 0) | /* EL1PCTEN, don't trap phys cnt access. */
95 (1U << 1); /* EL1PCEN, don't trap phys timer access. */
Andrew Scull11a4a0c2018-12-29 11:38:31 +000096 }
97
Fuad Tabba46b86162019-10-18 13:29:14 +010098 r->lazy.hcr_el2 = get_hcr_el2_value(vm_id);
Andrew Scull11a4a0c2018-12-29 11:38:31 +000099 r->lazy.cptr_el2 = cptr;
100 r->lazy.cnthctl_el2 = cnthctl;
Andrew Walbran95534922019-06-19 11:32:54 +0100101 r->lazy.vttbr_el2 = pa_addr(table) | ((uint64_t)vm_id << 48);
Andrew Scullbb3ab6c2018-11-26 20:38:49 +0000102 r->lazy.vmpidr_el2 = vcpu_id;
Andrew Scull11a4a0c2018-12-29 11:38:31 +0000103 /* TODO: Use constant here. */
104 r->spsr = 5 | /* M bits, set to EL1h. */
105 (0xf << 6); /* DAIF bits set; disable interrupts. */
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100106
Fuad Tabbac76466d2019-09-06 10:42:12 +0100107 r->lazy.mdcr_el2 = get_mdcr_el2_value(vm_id);
108
109 /*
110 * NOTE: It is important that MDSCR_EL1.MDE (bit 15) is set to 0 for
111 * secondary VMs as long as Hafnium does not support debug register
112 * access for secondary VMs. If adding Hafnium support for secondary VM
113 * debug register accesses, then on context switches Hafnium needs to
114 * save/restore EL1 debug register state that either might change, or
115 * that needs to be protected.
116 */
Andrew Walbrane52006c2019-10-22 18:01:28 +0100117 r->lazy.mdscr_el1 = 0x0U & ~(0x1U << 15);
Fuad Tabbac76466d2019-09-06 10:42:12 +0100118
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100119 /* Disable cycle counting on initialization. */
120 r->lazy.pmccfiltr_el0 = perfmon_get_pmccfiltr_el0_init_value(vm_id);
121
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100122 gic_regs_reset(r, is_primary);
Andrew Scull11a4a0c2018-12-29 11:38:31 +0000123}
124
125void arch_regs_set_pc_arg(struct arch_regs *r, ipaddr_t pc, uintreg_t arg)
126{
127 r->pc = ipa_addr(pc);
128 r->r[0] = arg;
129}
130
Andrew Walbrand4d2fa12019-10-01 16:47:25 +0100131void arch_regs_set_retval(struct arch_regs *r, struct spci_value v)
Andrew Scull11a4a0c2018-12-29 11:38:31 +0000132{
Andrew Walbrand4d2fa12019-10-01 16:47:25 +0100133 r->r[0] = v.func;
134 r->r[1] = v.arg1;
135 r->r[2] = v.arg2;
136 r->r[3] = v.arg3;
137 r->r[4] = v.arg4;
138 r->r[5] = v.arg5;
139 r->r[6] = v.arg6;
140 r->r[7] = v.arg7;
Andrew Scull11a4a0c2018-12-29 11:38:31 +0000141}
Fuad Tabbac8eede32019-10-31 11:17:50 +0000142
143void arch_cpu_init(void)
144{
145 /*
146 * Linux expects LORegions to be disabled, hence if the current system
147 * supports them, Hafnium ensures that they are disabled.
148 */
149 lor_disable();
150}