blob: 56ca9e05ccad583f94b3e3d1891b0daf1a86e68e [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Andrew Scull18834872018-10-12 11:48:09 +01007 */
8
Andrew Walbran1f32e722019-06-07 17:57:26 +01009#include "hf/arch/barriers.h"
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -060010#include "hf/arch/gicv3.h"
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050011#include "hf/arch/host_timer.h"
J-Alvesa2d1c3b2024-03-28 12:46:58 +000012#include "hf/arch/memcpy_trapped.h"
Olivier Deprez98ad2d22020-05-20 09:52:43 +020013#include "hf/arch/mmu.h"
Andrew Scull07b6bd32019-12-12 17:19:55 +000014#include "hf/arch/plat/smc.h"
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050015#include "hf/arch/timer.h"
J-Alves03edf402023-07-21 15:13:49 +010016#include "hf/arch/vmid_base.h"
Andrew Scullc960c032018-10-24 15:13:35 +010017
Andrew Scull18c78fc2018-08-20 12:57:41 +010018#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010019#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010020#include "hf/cpu.h"
21#include "hf/dlog.h"
Andrew Walbranb5ab43c2020-04-30 11:32:54 +010022#include "hf/ffa.h"
Karl Meakin936ec1e2025-01-31 13:17:11 +000023#include "hf/ffa/cpu_cycles.h"
Karl Meakin902af082024-11-28 14:58:38 +000024#include "hf/ffa/indirect_messaging.h"
25#include "hf/ffa/interrupts.h"
26#include "hf/ffa/notifications.h"
27#include "hf/ffa/vm.h"
J-Alvesb37fd082020-10-22 12:29:21 +010028#include "hf/ffa_internal.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010029#include "hf/panic.h"
Manish Pandeya5f39fb2020-09-11 09:47:11 +010030#include "hf/plat/interrupts.h"
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050031#include "hf/timer_mgmt.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010032#include "hf/vm.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010033
Fuad Tabbac76466d2019-09-06 10:42:12 +010034#include "debug_el1.h"
Madhukar Pappireddyf684d192024-09-25 14:35:57 -050035#include "el1_physical_timer.h"
Fuad Tabba77a4b012019-11-15 12:13:08 +000036#include "feature_id.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010037#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010038#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010039#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000040#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010041#include "sysregs.h"
Karl Meakin5a133552024-05-30 16:06:27 +010042#include "sysregs_defs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010043
Fuad Tabbac76466d2019-09-06 10:42:12 +010044/**
Olivier Deprez98ad2d22020-05-20 09:52:43 +020045 * Hypervisor Fault Address Register Non-Secure.
46 */
47#define HPFAR_EL2_NS (UINT64_C(0x1) << 63)
48
49/**
50 * Hypervisor Fault Address Register Faulting IPA.
51 */
52#define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0))
53
54/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010055 * Gets the value to increment for the next PC.
56 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
57 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +000058#define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2)
Fuad Tabbac76466d2019-09-06 10:42:12 +010059
Fuad Tabbac76466d2019-09-06 10:42:12 +010060/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010061 * The Client ID field within X7 for an SMC64 call.
62 */
63#define CLIENT_ID_MASK UINT64_C(0xffff)
64
Karl Meakind0356f82024-09-04 13:34:31 +010065/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010066 * Returns a reference to the currently executing vCPU.
67 */
Andrew Scullc960c032018-10-24 15:13:35 +010068static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000069{
Daniel Boulby3f784262021-09-27 13:02:54 +010070 // NOLINTNEXTLINE(performance-no-int-to-ptr)
Andrew Walbran3d84a262018-12-13 14:41:19 +000071 return (struct vcpu *)read_msr(tpidr_el2);
72}
73
Andrew Walbran1f8d4872018-12-20 11:21:32 +000074/**
Madhukar Pappireddyd3ac7382024-09-25 14:29:03 -050075 * Saves the state of per-vCPU peripherals, such as the arch timer, and
Andrew Walbran1f8d4872018-12-20 11:21:32 +000076 * informs the arch-independent sections that registers have been saved.
77 */
78void complete_saving_state(struct vcpu *vcpu)
79{
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050080 host_timer_save_arch_timer(&vcpu->regs.arch_timer);
81
82 timer_vcpu_manage(vcpu);
Andrew Walbran1f8d4872018-12-20 11:21:32 +000083 api_regs_state_saved(vcpu);
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050084
85 /*
86 * Since switching away from current vCPU, disable the host physical
87 * timer for now. If necessary, the host timer will be reconfigured
88 * at appropriate time to track timer deadline of the vCPU.
89 */
90 host_timer_disable();
Andrew Walbran1f8d4872018-12-20 11:21:32 +000091}
92
93/**
Madhukar Pappireddyd3ac7382024-09-25 14:29:03 -050094 * Restores the state of per-vCPU peripherals, such as the arch timer.
Andrew Walbran1f8d4872018-12-20 11:21:32 +000095 */
96void begin_restoring_state(struct vcpu *vcpu)
97{
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050098 /*
99 * If a vCPU's timer has expired while it was de-scheduled, SPMC will
100 * inject the virtual timer interrupt before resuming the vCPU.
101 * If not, there is a live state and we need to configure the host timer
102 * to track it again.
103 */
104 if (arch_timer_enabled(&vcpu->regs) &&
105 (arch_timer_remaining_ns(&vcpu->regs) != 0)) {
106 host_timer_track_deadline(&vcpu->regs.arch_timer);
107 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000108}
109
Andrew Walbran1f32e722019-06-07 17:57:26 +0100110/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100111 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
112 * current VMID.
113 */
114static void invalidate_vm_tlb(void)
115{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100116 /*
117 * Ensure that the last VTTBR write has taken effect so we invalidate
118 * the right set of TLB entries.
119 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100120 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100121
Olivier Deprez0b0ba8c2023-03-17 11:11:53 +0100122 tlbi(vmalle1);
Andrew Walbrancff1f682019-07-04 14:52:45 +0100123
124 /*
125 * Ensure that no instructions are fetched for the VM until after the
126 * TLB invalidation has taken effect.
127 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100128 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100129
130 /*
131 * Ensure that no data reads or writes for the VM happen until after the
Fuad Tabba77a4b012019-11-15 12:13:08 +0000132 * TLB invalidation has taken effect. Non-shareable is enough because
133 * the TLB is local to the CPU.
Andrew Walbrancff1f682019-07-04 14:52:45 +0100134 */
David Brazdil851948e2019-08-09 12:02:12 +0100135 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100136}
137
138/**
139 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
140 * the same VM which was run on the current pCPU.
141 *
142 * This is necessary because VMs may (contrary to the architecture
143 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
144 * workaround:
145 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
146 */
147void maybe_invalidate_tlb(struct vcpu *vcpu)
148{
149 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100150 ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100151
152 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
153 new_vcpu_index) {
154 /*
155 * The vCPU has changed since the last time this VM was run on
156 * this pCPU, so we need to invalidate the TLB.
157 */
158 invalidate_vm_tlb();
159
160 /* Record the fact that this vCPU is now running on this CPU. */
161 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
162 new_vcpu_index;
163 }
164}
165
Karl Meakin1923faf2025-03-19 14:54:52 +0000166[[noreturn]] void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100167{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000168 (void)elr;
169 (void)spsr;
170
Fuad Tabbad1d67982020-01-08 11:28:29 +0000171 panic("IRQ from current exception level.");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100172}
173
Karl Meakin1923faf2025-03-19 14:54:52 +0000174[[noreturn]] void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100175{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000176 (void)elr;
177 (void)spsr;
178
Fuad Tabbad1d67982020-01-08 11:28:29 +0000179 panic("FIQ from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000180}
181
Karl Meakin1923faf2025-03-19 14:54:52 +0000182[[noreturn]] void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000183{
184 (void)elr;
185 (void)spsr;
186
Fuad Tabbad1d67982020-01-08 11:28:29 +0000187 panic("SError from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000188}
189
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000190/**
191 * Returns true if ELR_EL2 is not to be restored from stack.
192 * Currently function doesn't return false, as for all other cases
193 * panics.
194 */
195bool sync_current_exception(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000196{
197 uintreg_t esr = read_msr(esr_el2);
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000198 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000199 (void)spsr;
200
Fuad Tabbac76466d2019-09-06 10:42:12 +0100201 switch (ec) {
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000202 case EC_DATA_ABORT_SAME_EL: {
203 uint64_t iss = GET_ESR_ISS(esr);
204 uint64_t dfsc = GET_ESR_ISS_DFSC(iss);
205 uint64_t far = read_msr(far_el2);
206
207 /* Handle Granule Protection Fault. */
208 if (is_arch_feat_rme_supported() && dfsc == DFSC_GPF) {
209 dlog_verbose(
Karl Meakine8937d92024-03-19 16:04:25 +0000210 "Granule Protection Fault: esr=%#lx, ec=%#lx, "
211 "far=%#lx, elr=%#lx\n",
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000212 esr, ec, far, elr);
213
214 /*
215 * Change ELR_EL2 only if failed whilst either
216 * reading or writing within 'memcpy_trapped'.
217 */
218 if (elr == (uintptr_t)memcpy_trapped_read ||
219 elr == (uintptr_t)memcpy_trapped_write) {
220 dlog_verbose(
221 "GPF due to data abort on %s.\n",
222 (elr == (uintptr_t)memcpy_trapped_read)
223 ? "read"
224 : "write");
225
226 /*
227 * Update the ELR_EL2 with the return
228 * address, to return error from the
229 * call to 'memcpy_trapped'.
230 */
231 write_msr(ELR_EL2, memcpy_trapped_aborted);
232 return true;
233 }
234 }
235
Kathleen Capellad1c34b52024-04-01 21:27:15 -0400236#if ENABLE_MTE
237 if (dfsc == DFSC_SYNC_TAG_CHECK_FAULT) {
238 dlog_error(
239 "Data abort due to synchronous tag check "
240 "fault: pc=%#lx, esr=%#lx, ec=%#lx, "
241 "far=%#lx, dfsc = %#lx\n",
242 elr, esr, ec, far, dfsc);
243 }
Kathleen Capellad1c34b52024-04-01 21:27:15 -0400244#endif
Karl Meakin5a133552024-05-30 16:06:27 +0100245 if (!GET_ESR_FNV(esr)) {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000246 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000247 "Data abort: pc=%#lx, esr=%#lx, ec=%#lx, "
248 "far=%#lx\n",
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000249 elr, esr, ec, far);
250
Andrew Scull7364a8e2018-07-19 15:39:29 +0100251 } else {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000252 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000253 "Data abort: pc=%#lx, esr=%#lx, ec=%#lx, "
Andrew Walbran17eebf92020-02-05 16:35:49 +0000254 "far=invalid\n",
255 elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100256 }
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000257 } break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100258 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000259 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000260 "Unknown current sync exception pc=%#lx, esr=%#lx, "
261 "ec=%#lx\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000262 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100263 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100264 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000265
Andrew Sculla9c172d2019-04-03 14:10:00 +0100266 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100267}
268
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100269/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000270 * Sets or clears the VF bit in the HCR_EL2 register saved in the given
271 * arch_regs.
272 */
273static void set_virtual_fiq(struct arch_regs *r, bool enable)
274{
275 if (enable) {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200276 r->hyp_state.hcr_el2 |= HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000277 } else {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200278 r->hyp_state.hcr_el2 &= ~HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000279 }
280}
281
282/**
J-Alves6f6bf8a2024-07-25 15:17:57 +0100283 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
284 * arch_regs.
Manish Pandey35e452f2021-02-18 21:36:34 +0000285 */
J-Alves6f6bf8a2024-07-25 15:17:57 +0100286static void set_virtual_irq(struct arch_regs *r, bool enable)
Manish Pandey35e452f2021-02-18 21:36:34 +0000287{
Manish Pandey35e452f2021-02-18 21:36:34 +0000288 if (enable) {
J-Alves6f6bf8a2024-07-25 15:17:57 +0100289 r->hyp_state.hcr_el2 |= HCR_EL2_VI;
Manish Pandey35e452f2021-02-18 21:36:34 +0000290 } else {
J-Alves6f6bf8a2024-07-25 15:17:57 +0100291 r->hyp_state.hcr_el2 &= ~HCR_EL2_VI;
Manish Pandey35e452f2021-02-18 21:36:34 +0000292 }
Manish Pandey35e452f2021-02-18 21:36:34 +0000293}
294
Andrew Scullae9962e2019-10-03 16:51:16 +0100295/**
296 * Checks whether to block an SMC being forwarded from a VM.
297 */
298static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100299{
Andrew Scullae9962e2019-10-03 16:51:16 +0100300 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100301
Andrew Scullae9962e2019-10-03 16:51:16 +0100302 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
303 if (func == vm->smc_whitelist.smcs[i]) {
304 return false;
305 }
306 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100307
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100308 dlog_notice("SMC %#010x attempted from VM %#x, blocked=%u\n", func,
Andrew Walbran17eebf92020-02-05 16:35:49 +0000309 vm->id, block_by_default);
Andrew Scullae9962e2019-10-03 16:51:16 +0100310
311 /* Access is still allowed in permissive mode. */
312 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100313}
314
315/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100316 * Applies SMC access control according to manifest and forwards the call if
317 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100318 */
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100319static void smc_forwarder(const struct vm *vm, struct ffa_value *args)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100320{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100321 struct ffa_value ret;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000322 uint32_t client_id = vm->id;
323 uintreg_t arg7 = args->arg7;
Andrew Scullae9962e2019-10-03 16:51:16 +0100324
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000325 if (smc_is_blocked(vm, args->func)) {
326 args->func = SMCCC_ERROR_UNKNOWN;
Andrew Scullae9962e2019-10-03 16:51:16 +0100327 return;
328 }
329
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100330 /*
331 * Set the Client ID but keep the existing Secure OS ID and anything
332 * else (currently unspecified) that the client may have passed in the
333 * upper bits.
334 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000335 args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000336 ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3,
337 args->arg4, args->arg5, args->arg6, args->arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100338
Andrew Scullae9962e2019-10-03 16:51:16 +0100339 /*
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000340 * Preserve the value passed by the caller, rather than the generated
341 * client_id. Note that this would also overwrite any return value that
Andrew Scullae9962e2019-10-03 16:51:16 +0100342 * may be in x7, but the SMCs that we are forwarding are legacy calls
343 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
344 */
Andrew Scull07b6bd32019-12-12 17:19:55 +0000345 ret.arg7 = arg7;
346
347 plat_smc_post_forward(*args, &ret);
348
349 *args = ret;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100350}
351
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200352/**
353 * In the normal world, ffa_handler is always called from the virtual FF-A
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100354 * instance (from a VM in EL1). In the secure world, ffa_handler may be called
355 * from the virtual (a secure partition in S-EL1) or physical FF-A instance
356 * (from the normal world via EL3). The function returns true when the call is
357 * handled. The *next pointer is updated to the next vCPU to run, which might be
358 * the 'other world' vCPU if the call originated from the virtual FF-A instance
359 * and has to be forwarded down to EL3, or left as is to resume the current
360 * vCPU.
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200361 */
362static bool ffa_handler(struct ffa_value *args, struct vcpu *current,
363 struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100364{
J-Alvesbc3de8b2020-12-07 14:32:04 +0000365 uint32_t func = args->func;
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000366
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100367 /*
368 * NOTE: When adding new methods to this handler update
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100369 * api_ffa_features accordingly.
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100370 */
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000371 switch (func) {
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100372 case FFA_VERSION_32:
Daniel Boulbybaeaf2e2021-12-09 11:42:36 +0000373 *args = api_ffa_version(current, args->arg1);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100374 return true;
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100375 case FFA_PARTITION_INFO_GET_32: {
376 struct ffa_uuid uuid;
377
378 ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4,
379 &uuid);
Daniel Boulbyb46cad12021-12-13 17:47:21 +0000380 *args = api_ffa_partition_info_get(current, &uuid, args->arg5);
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100381 return true;
382 }
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800383 case FFA_PARTITION_INFO_GET_REGS_64: {
384 struct ffa_uuid uuid;
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800385 uint16_t start_index;
386 uint16_t tag;
387
Karl Meakin9478e322024-09-23 17:47:09 +0100388 ffa_uuid_from_u64x2(args->arg1, args->arg2, &uuid);
Raghu Krishnamurthyd29411a2023-02-17 17:22:04 -0800389 start_index = args->arg3 & 0xFFFF;
390 tag = (args->arg3 >> 16) & 0xFFFF;
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800391 *args = api_ffa_partition_info_get_regs(current, &uuid,
392 start_index, tag);
393 return true;
394 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100395 case FFA_ID_GET_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200396 *args = api_ffa_id_get(current);
Andrew Walbrand230f662019-10-07 18:03:36 +0100397 return true;
Daniel Boulbyb2fb80e2021-02-03 15:09:23 +0000398 case FFA_SPM_ID_GET_32:
399 *args = api_ffa_spm_id_get();
400 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100401 case FFA_FEATURES_32:
Karl Meakinf1ed5f12024-02-22 15:57:36 +0000402 *args = api_ffa_features(args->arg1, args->arg2, current);
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100403 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100404 case FFA_RX_RELEASE_32:
J-Alvese8c8c2b2022-12-16 15:34:48 +0000405 *args = api_ffa_rx_release(ffa_receiver(*args), current);
Andrew Walbran8a0f5ca2019-11-05 13:12:23 +0000406 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000407 case FFA_RXTX_MAP_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100408 *args = api_ffa_rxtx_map(ipa_init(args->arg1),
409 ipa_init(args->arg2), args->arg3,
Federico Recanati9f1b6532022-04-14 13:15:28 +0200410 current);
Andrew Walbranbfffb0f2019-11-05 14:02:34 +0000411 return true;
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100412 case FFA_RXTX_UNMAP_32:
J-Alves70079932022-12-07 17:32:20 +0000413 *args = api_ffa_rxtx_unmap(ffa_vm_id(*args), current);
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100414 return true;
Federico Recanati644f0462022-03-17 12:04:00 +0100415 case FFA_RX_ACQUIRE_32:
416 *args = api_ffa_rx_acquire(ffa_receiver(*args), current);
417 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100418 case FFA_YIELD_32:
Madhukar Pappireddy184501c2023-05-23 17:24:06 -0500419 *args = api_yield(current, next, args);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100420 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100421 case FFA_MSG_SEND_32:
Karl Meakin117c8082024-12-04 16:03:28 +0000422 *args = ffa_indirect_msg_send(
J-Alves27b71962022-12-12 15:29:58 +0000423 ffa_sender(*args), ffa_receiver(*args),
424 ffa_msg_send_size(*args), current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100425 return true;
Federico Recanati25053ee2022-03-14 15:01:53 +0100426 case FFA_MSG_SEND2_32:
427 *args = api_ffa_msg_send2(ffa_sender(*args),
428 ffa_msg_send2_flags(*args), current);
429 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100430 case FFA_MSG_WAIT_32:
Madhukar Pappireddy5522c672021-12-17 16:35:51 -0600431 *args = api_ffa_msg_wait(current, next, args);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100432 return true;
J-Alvesbc7ab4f2022-12-13 12:09:25 +0000433#if SECURE_WORLD == 0
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600434 case FFA_MSG_POLL_32: {
435 struct vcpu_locked current_locked;
436
437 current_locked = vcpu_lock(current);
Karl Meakin117c8082024-12-04 16:03:28 +0000438 *args = ffa_indirect_msg_recv(false, current_locked, next);
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600439 vcpu_unlock(&current_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100440 return true;
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600441 }
J-Alvesbc7ab4f2022-12-13 12:09:25 +0000442#endif
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100443 case FFA_RUN_32:
Kathleen Capella036cc592023-11-30 18:26:15 -0500444 /**
445 * Ensure that an FF-A v1.2 endpoint preserves the
446 * runtime state of the calling partition by setting
447 * the extended registers (x8-x17) to zero.
448 */
Karl Meakin0e617d92024-04-05 12:55:22 +0100449 if (current->vm->ffa_version >= FFA_VERSION_1_2 &&
Kathleen Capella036cc592023-11-30 18:26:15 -0500450 !api_extended_args_are_zero(args)) {
451 *args = ffa_error(FFA_INVALID_PARAMETERS);
452 return false;
453 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100454 *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200455 current, next);
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100456 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100457 case FFA_MEM_DONATE_32:
J-Alves95fbb312024-03-20 15:19:16 +0000458 case FFA_MEM_DONATE_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100459 case FFA_MEM_LEND_32:
J-Alves95fbb312024-03-20 15:19:16 +0000460 case FFA_MEM_LEND_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100461 case FFA_MEM_SHARE_32:
J-Alves95fbb312024-03-20 15:19:16 +0000462 case FFA_MEM_SHARE_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100463 *args = api_ffa_mem_send(func, args->arg1, args->arg2,
464 ipa_init(args->arg3), args->arg4,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200465 current);
Andrew Walbran82d6d152019-12-24 15:02:06 +0000466 return true;
J-Alves95fbb312024-03-20 15:19:16 +0000467 case FFA_MEM_RETRIEVE_REQ_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100468 case FFA_MEM_RETRIEVE_REQ_32:
469 *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2,
470 ipa_init(args->arg3),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200471 args->arg4, current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000472 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100473 case FFA_MEM_RELINQUISH_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200474 *args = api_ffa_mem_relinquish(current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000475 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100476 case FFA_MEM_RECLAIM_32:
477 *args = api_ffa_mem_reclaim(
Andrew Walbran1bbe9402020-04-30 16:47:13 +0100478 ffa_assemble_handle(args->arg1, args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200479 current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000480 return true;
Andrew Walbranca808b12020-05-15 17:22:28 +0100481 case FFA_MEM_FRAG_RX_32:
482 *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3,
483 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200484 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100485 return true;
486 case FFA_MEM_FRAG_TX_32:
487 *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3,
488 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200489 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100490 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000491 case FFA_MSG_SEND_DIRECT_REQ_64:
Karl Meakind0356f82024-09-04 13:34:31 +0100492 case FFA_MSG_SEND_DIRECT_REQ_32:
Kathleen Capella41fea932023-06-23 17:39:28 -0400493 case FFA_MSG_SEND_DIRECT_REQ2_64:
Karl Meakin13f09812024-10-28 16:33:23 +0000494 *args = api_ffa_msg_send_direct_req(*args, current, next);
Kathleen Capella41fea932023-06-23 17:39:28 -0400495 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000496 case FFA_MSG_SEND_DIRECT_RESP_64:
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000497 case FFA_MSG_SEND_DIRECT_RESP_32:
Kathleen Capella087e5022023-09-07 18:04:15 -0400498 case FFA_MSG_SEND_DIRECT_RESP2_64:
Karl Meakin13f09812024-10-28 16:33:23 +0000499 *args = api_ffa_msg_send_direct_resp(*args, current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000500 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000501 case FFA_SECONDARY_EP_REGISTER_64:
Olivier Deprezd614d322021-06-18 15:21:00 +0200502 /*
503 * DEN0077A FF-A v1.1 Beta0 section 18.3.2.1.1
504 * The callee must return NOT_SUPPORTED if this function is
505 * invoked by a caller that implements version v1.0 of
506 * the Framework.
507 */
Max Shvetsov40108e72020-08-27 12:39:50 +0100508 *args = api_ffa_secondary_ep_register(ipa_init(args->arg1),
509 current);
510 return true;
J-Alvesa0f317d2021-06-09 13:31:59 +0100511 case FFA_NOTIFICATION_BITMAP_CREATE_32:
512 *args = api_ffa_notification_bitmap_create(
J-Alves19e20cf2023-08-02 12:48:55 +0100513 (ffa_id_t)args->arg1, (ffa_vcpu_count_t)args->arg2,
J-Alvesa0f317d2021-06-09 13:31:59 +0100514 current);
515 return true;
516 case FFA_NOTIFICATION_BITMAP_DESTROY_32:
517 *args = api_ffa_notification_bitmap_destroy(
J-Alves19e20cf2023-08-02 12:48:55 +0100518 (ffa_id_t)args->arg1, current);
J-Alvesa0f317d2021-06-09 13:31:59 +0100519 return true;
J-Alvesc003a7a2021-03-18 13:06:53 +0000520 case FFA_NOTIFICATION_BIND_32:
521 *args = api_ffa_notification_update_bindings(
522 ffa_sender(*args), ffa_receiver(*args), args->arg2,
523 ffa_notifications_bitmap(args->arg3, args->arg4), true,
524 current);
525 return true;
526 case FFA_NOTIFICATION_UNBIND_32:
527 *args = api_ffa_notification_update_bindings(
528 ffa_sender(*args), ffa_receiver(*args), 0,
529 ffa_notifications_bitmap(args->arg3, args->arg4), false,
530 current);
531 return true;
Raghu Krishnamurthyea6d25f2021-09-14 15:27:06 -0700532 case FFA_MEM_PERM_SET_32:
533 case FFA_MEM_PERM_SET_64:
534 *args = api_ffa_mem_perm_set(va_init(args->arg1), args->arg2,
535 args->arg3, current);
536 return true;
537 case FFA_MEM_PERM_GET_32:
538 case FFA_MEM_PERM_GET_64:
Karl Meakined91e992025-02-01 16:16:27 +0000539 *args = api_ffa_mem_perm_get(va_init(args->arg1), args->arg2,
540 current);
Raghu Krishnamurthyea6d25f2021-09-14 15:27:06 -0700541 return true;
J-Alvesaa79c012021-07-09 14:29:45 +0100542 case FFA_NOTIFICATION_SET_32:
543 *args = api_ffa_notification_set(
544 ffa_sender(*args), ffa_receiver(*args), args->arg2,
545 ffa_notifications_bitmap(args->arg3, args->arg4),
546 current);
547 return true;
548 case FFA_NOTIFICATION_GET_32:
549 *args = api_ffa_notification_get(
J-Alvesbe6e3032021-11-30 14:54:12 +0000550 ffa_receiver(*args), ffa_notifications_get_vcpu(*args),
551 args->arg2, current);
J-Alvesaa79c012021-07-09 14:29:45 +0100552 return true;
J-Alvesc8e8a222021-06-08 17:33:52 +0100553 case FFA_NOTIFICATION_INFO_GET_64:
554 *args = api_ffa_notification_info_get(current);
555 return true;
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500556 case FFA_INTERRUPT_32:
J-Alves03edf402023-07-21 15:13:49 +0100557 /*
558 * A malicious SP could invoke a HVC/SMC call with
559 * FFA_INTERRUPT_32 as the function argument. Return error to
560 * avoid DoS.
561 */
562 if (current->vm->id != HF_OTHER_WORLD_ID) {
563 *args = ffa_error(FFA_DENIED);
564 return true;
565 }
J-Alvescf0c4712023-08-04 14:41:50 +0100566
Karl Meakin117c8082024-12-04 16:03:28 +0000567 ffa_interrupts_handle_secure_interrupt(current, next);
J-Alvescf0c4712023-08-04 14:41:50 +0100568
569 /*
570 * If the next vCPU belongs to an SP, the next time the NWd
571 * gets resumed these values will be overwritten by the ABI
572 * that used to handover execution back to the NWd.
573 * If the NWd is to be resumed from here, then it will
574 * receive the FFA_NORMAL_WORLD_RESUME ABI which is to signal
575 * that an interrupt has occured, thought it wasn't handled.
576 * This happens when the target vCPU was in preempted state,
577 * and the SP couldn't not be resumed to handle the interrupt.
578 */
579 *args = (struct ffa_value){.func = FFA_NORMAL_WORLD_RESUME};
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500580 return true;
Maksims Svecovs71b76702022-05-20 15:32:58 +0100581 case FFA_CONSOLE_LOG_32:
582 case FFA_CONSOLE_LOG_64:
583 *args = api_ffa_console_log(*args, current);
584 return true;
Kathleen Capella6ab05132023-05-10 12:27:35 -0400585 case FFA_ERROR_32:
Karl Meakinfa1dcb82025-02-10 16:47:50 +0000586 *args = ffa_cpu_cycles_error_32(current, next, args->arg2);
Kathleen Capella6ab05132023-05-10 12:27:35 -0400587 return true;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100588
Karl Meakina5ea9092024-05-28 15:40:33 +0100589 default:
Karl Meakina5ea9092024-05-28 15:40:33 +0100590 return false;
591 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100592}
593
594/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000595 * Set or clear VI/VF bits according to pending interrupts.
J-Alves6f6bf8a2024-07-25 15:17:57 +0100596 * If `vcpu` is NULL, the function will set it to the currently running
597 * vCPU.
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100598 */
J-Alves6f6bf8a2024-07-25 15:17:57 +0100599static void vcpu_update_virtual_interrupts(struct vcpu *vcpu)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100600{
Manish Pandey35e452f2021-02-18 21:36:34 +0000601 struct vcpu_locked vcpu_locked;
602
J-Alves6f6bf8a2024-07-25 15:17:57 +0100603 if (vcpu == NULL) {
604 vcpu = current();
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100605 }
J-Alves6f6bf8a2024-07-25 15:17:57 +0100606
607 /* Only update to those at the virtual instance. */
608 if (vcpu->vm->el0_partition || !vm_id_is_current_world(vcpu->vm->id)) {
609 return;
610 }
611
612 vcpu_locked = vcpu_lock(vcpu);
613 set_virtual_irq(&vcpu->regs,
Daniel Boulbyd21e9b32025-02-13 15:53:21 +0000614 vcpu_virt_interrupt_irq_count_get(vcpu_locked) > 0);
J-Alves6f6bf8a2024-07-25 15:17:57 +0100615 set_virtual_fiq(&vcpu->regs,
Daniel Boulbyd21e9b32025-02-13 15:53:21 +0000616 vcpu_virt_interrupt_fiq_count_get(vcpu_locked) > 0);
J-Alves6f6bf8a2024-07-25 15:17:57 +0100617 vcpu_unlock(&vcpu_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100618}
619
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100620/**
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100621 * Handles PSCI and FF-A calls and writes the return value back to the registers
622 * of the vCPU. This is shared between smc_handler and hvc_handler.
623 *
624 * Returns true if the call was handled.
625 */
626static bool hvc_smc_handler(struct ffa_value args, struct vcpu *vcpu,
627 struct vcpu **next)
628{
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000629 const uint32_t func = args.func;
630
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100631 /* Do not expect PSCI calls emitted from within the secure world. */
632#if SECURE_WORLD == 0
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000633 if (psci_handler(vcpu, func, args.arg1, args.arg2, args.arg3,
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100634 &vcpu->regs.r[0], next)) {
635 return true;
636 }
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100637#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100638
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100639 if (ffa_handler(&args, vcpu, next)) {
J-Alves13394022021-06-30 13:48:49 +0100640#if SECURE_WORLD == 1
641 /*
642 * If giving back execution to the NWd, check if the Schedule
Olivier Deprez618c8fc2022-05-30 15:27:49 +0200643 * Receiver Interrupt has been delayed, and trigger it on
644 * current core if so.
J-Alves13394022021-06-30 13:48:49 +0100645 */
646 if ((*next != NULL && (*next)->vm->id == HF_OTHER_WORLD_ID) ||
647 (*next == NULL && vcpu->vm->id == HF_OTHER_WORLD_ID)) {
Karl Meakin117c8082024-12-04 16:03:28 +0000648 ffa_notifications_sri_trigger_if_delayed(vcpu->cpu);
J-Alves13394022021-06-30 13:48:49 +0100649 }
650#endif
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000651 if (func != FFA_VERSION_32) {
652 struct vm_locked vm_locked = vm_lock(vcpu->vm);
653
654 vm_locked.vm->ffa_version_negotiated = true;
655 vm_unlock(&vm_locked);
656 }
657
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100658 arch_regs_set_retval(&vcpu->regs, args);
J-Alves6f6bf8a2024-07-25 15:17:57 +0100659
660 /*
661 * In case there has been an update after handling the last
662 * ff-a call, update the next vCPU directly in the
663 * register.
664 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000665 vcpu_update_virtual_interrupts(*next);
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100666 return true;
667 }
668
669 return false;
670}
671
672/**
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100673 * Processes SMC instruction calls.
674 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000675static struct vcpu *smc_handler(struct vcpu *vcpu)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100676{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100677 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000678 struct vcpu *next = NULL;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100679
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100680 /* Mask out SMCCC SVE hint bit from function id. */
681 args.func &= ~SMCCC_SVE_HINT_MASK;
682
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100683 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000684 return next;
Andrew Walbran4579f7002019-08-30 16:24:58 +0100685 }
686
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000687 smc_forwarder(vcpu->vm, &args);
688 arch_regs_set_retval(&vcpu->regs, args);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000689 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100690}
691
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100692#if SECURE_WORLD == 1
693
694/**
695 * Called from other_world_loop return from SMC.
696 * Processes SMC calls originating from the NWd.
697 */
698struct vcpu *smc_handler_from_nwd(struct vcpu *vcpu)
699{
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100700 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100701 struct vcpu *next = NULL;
702
Olivier Deprez5b588332023-09-05 15:08:48 +0200703 plat_save_ns_simd_context(vcpu);
704
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100705 /* Mask out SMCCC SVE hint bit from function id. */
706 args.func &= ~SMCCC_SVE_HINT_MASK;
707
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100708 if (hvc_smc_handler(args, vcpu, &next)) {
709 return next;
710 }
711
712 /*
713 * If the SMC emitted by the normal world is not handled in the secure
714 * world then return an error stating such ABI is not supported. Only
715 * FF-A calls are supported. We cannot return SMCCC_ERROR_UNKNOWN
716 * directly because the SPMD smc handler would not recognize it as a
717 * standard FF-A call returning from the SPMC.
718 */
719 arch_regs_set_retval(&vcpu->regs, ffa_error(FFA_NOT_SUPPORTED));
720
721 return NULL;
722}
723
724#endif
725
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000726/*
727 * Exception vector offsets.
728 * See Arm Architecture Reference Manual Armv8-A, D1.10.2.
729 */
730
731/**
732 * Offset for synchronous exceptions at current EL with SPx.
733 */
734#define OFFSET_CURRENT_SPX UINT64_C(0x200)
735
736/**
737 * Offset for synchronous exceptions at lower EL using AArch64.
738 */
739#define OFFSET_LOWER_EL_64 UINT64_C(0x400)
740
741/**
742 * Offset for synchronous exceptions at lower EL using AArch32.
743 */
744#define OFFSET_LOWER_EL_32 UINT64_C(0x600)
745
746/**
747 * Returns the address for the exception handler at EL1.
748 */
749static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu)
750{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800751 uintreg_t base_addr = has_vhe_support() ? read_msr(MSR_VBAR_EL12)
752 : read_msr(vbar_el1);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000753 uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK;
754 bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32;
755
756 if (pe_mode == PSR_PE_MODE_EL0T) {
757 if (is_arch32) {
758 base_addr += OFFSET_LOWER_EL_32;
759 } else {
760 base_addr += OFFSET_LOWER_EL_64;
761 }
762 } else {
763 CHECK(!is_arch32);
764 base_addr += OFFSET_CURRENT_SPX;
765 }
766
767 return base_addr;
768}
769
770/**
Fuad Tabbab86325a2020-01-10 13:38:15 +0000771 * Injects an exception with the specified Exception Syndrom Register value into
772 * the EL1.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000773 *
774 * NOTE: This function assumes that the lazy registers haven't been saved, and
775 * writes to the lazy registers of the CPU directly instead of the vCPU.
776 */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100777static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value,
778 uintreg_t far_el1_value)
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000779{
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000780 uintreg_t handler_address = get_el1_exception_handler_addr(vcpu);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000781
782 /* Update the CPU state to inject the exception. */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800783 if (has_vhe_support()) {
784 write_msr(MSR_ESR_EL12, esr_el1_value);
785 write_msr(MSR_FAR_EL12, far_el1_value);
786 write_msr(MSR_ELR_EL12, vcpu->regs.pc);
787 write_msr(MSR_SPSR_EL12, vcpu->regs.spsr);
788 } else {
789 write_msr(esr_el1, esr_el1_value);
790 write_msr(far_el1, far_el1_value);
791 write_msr(elr_el1, vcpu->regs.pc);
792 write_msr(spsr_el1, vcpu->regs.spsr);
793 }
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000794
795 /*
796 * Mask (disable) interrupts and run in EL1h mode.
797 * EL1h mode is used because by default, taking an exception selects the
798 * stack pointer for the target Exception level. The software can change
799 * that later in the handler if needed.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000800 */
801 vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H;
802
803 /* Transfer control to the exception hander. */
804 vcpu->regs.pc = handler_address;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000805}
806
807/**
808 * Injects a Data Abort exception (same exception level).
809 */
810static void inject_el1_data_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100811 uintreg_t esr_el2,
812 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000813{
814 /*
815 * ISS encoding remains the same, but the EC is changed to reflect
816 * where the exception came from.
817 * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982.
818 */
819 uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
820 (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET);
821
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100822 dlog_notice("Injecting Data Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000823 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000824
Fuad Tabbac3847c72020-08-11 09:32:25 +0100825 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000826}
827
828/**
829 * Injects a Data Abort exception (same exception level).
830 */
831static void inject_el1_instruction_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100832 uintreg_t esr_el2,
833 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000834{
835 /*
836 * ISS encoding remains the same, but the EC is changed to reflect
837 * where the exception came from.
838 * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980.
839 */
840 uintreg_t esr_el1_value =
841 GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
842 (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET);
843
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100844 dlog_notice("Injecting Instruction Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000845 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000846
Fuad Tabbac3847c72020-08-11 09:32:25 +0100847 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000848}
849
850/**
851 * Injects an exception with an unknown reason into the EL1.
852 */
853static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2)
854{
855 uintreg_t esr_el1_value =
856 GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET);
Fuad Tabbac3847c72020-08-11 09:32:25 +0100857
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200858 dlog_notice("Injecting Unknown Reason exception into VM %#x.\n",
859 vcpu->vm->id);
860
Fuad Tabbac3847c72020-08-11 09:32:25 +0100861 /*
862 * The value of the far_el2 register is UNKNOWN in this case,
863 * therefore, don't propagate it to avoid leaking sensitive information.
864 */
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200865 inject_el1_exception(vcpu, esr_el1_value, 0);
866}
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000867
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200868/**
869 * Injects an exception because of a system register trap.
870 */
871static void inject_el1_sysreg_trap_exception(struct vcpu *vcpu,
872 uintreg_t esr_el2)
873{
874 char *direction_str = ISS_IS_READ(esr_el2) ? "read" : "write";
875
Andrew Walbran17eebf92020-02-05 16:35:49 +0000876 dlog_notice(
Karl Meakine8937d92024-03-19 16:04:25 +0000877 "Trapped access to system register %s: op0=%lu, op1=%lu, "
878 "crn=%lu, "
879 "crm=%lu, op2=%lu, rt=%lu.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000880 direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2),
881 GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2),
882 GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2));
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000883
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200884 inject_el1_unknown_exception(vcpu, esr_el2);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000885}
886
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100887static struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100888{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100889 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran59182d52019-09-23 17:55:39 +0100890 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100891
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100892 /* Mask out SMCCC SVE hint bit from function id. */
893 args.func &= ~SMCCC_SVE_HINT_MASK;
894
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100895 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +0100896 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100897 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +0100898
Andrew Walbran7f920af2019-09-03 17:09:30 +0100899 switch (args.func) {
J-Alves15e30262024-10-14 11:56:07 +0100900#if SECURE_WORLD == 1
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -0500901 case HF_INTERRUPT_DEACTIVATE:
Karl Meakin117c8082024-12-04 16:03:28 +0000902 vcpu->regs.r[0] =
903 ffa_interrupts_deactivate(args.arg1, args.arg2, vcpu);
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -0500904 break;
Madhukar Pappireddy72d23932023-07-24 15:57:28 -0500905
906 case HF_INTERRUPT_RECONFIGURE:
Karl Meakin117c8082024-12-04 16:03:28 +0000907 vcpu->regs.r[0] = ffa_interrupts_reconfigure(
Madhukar Pappireddy72d23932023-07-24 15:57:28 -0500908 args.arg1, args.arg2, args.arg3, vcpu);
909 break;
Daniel Boulbyf3cf28c2024-08-22 10:46:23 +0100910
911 case HF_INTERRUPT_SEND_IPI:
912 vcpu->regs.r[0] = api_hf_interrupt_send_ipi(args.arg1, vcpu);
913 break;
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -0500914#endif
Olivier Deprez109c6d42023-11-29 14:58:47 +0100915 case HF_INTERRUPT_ENABLE:
916 vcpu->regs.r[0] = api_interrupt_enable(args.arg1, args.arg2,
917 args.arg3, vcpu);
918 break;
919
Madhukar Pappireddyc64d0642024-08-07 16:55:46 -0500920 case HF_INTERRUPT_GET: {
921 struct vcpu_locked current_locked;
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -0500922
Madhukar Pappireddyc64d0642024-08-07 16:55:46 -0500923 current_locked = vcpu_lock(vcpu);
Daniel Boulby5df87962025-02-06 11:15:08 +0000924 vcpu->regs.r[0] = api_interrupt_get(current_locked);
Madhukar Pappireddyc64d0642024-08-07 16:55:46 -0500925 vcpu_unlock(&current_locked);
926 break;
927 }
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100928 default:
Andrew Walbran59182d52019-09-23 17:55:39 +0100929 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
J-Alves33172402024-08-15 13:15:34 +0100930 dlog_verbose("Unsupported function %#lx\n", args.func);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100931 }
932
J-Alves6f6bf8a2024-07-25 15:17:57 +0100933 /*
934 * In case there has been an update after handling the last
935 * hypervisor call, update the next vCPU directly in the register.
936 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000937 vcpu_update_virtual_interrupts(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +0000938
Andrew Walbran59182d52019-09-23 17:55:39 +0100939 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100940}
941
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100942struct vcpu *irq_lower(void)
943{
Madhukar Pappireddycbecc962021-08-03 13:11:57 -0500944#if SECURE_WORLD == 1
945 struct vcpu *next = NULL;
946
Karl Meakin117c8082024-12-04 16:03:28 +0000947 ffa_interrupts_handle_secure_interrupt(current(), &next);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -0500948
949 /*
950 * Since we are in interrupt context, set the bit for the
951 * next vCPU directly in the register.
952 */
953 vcpu_update_virtual_interrupts(next);
954
955 return next;
956#else
Andrew Scull9726c252019-01-23 13:44:19 +0000957 /*
958 * Switch back to primary VM, interrupts will be handled there.
959 *
960 * If the VM has aborted, this vCPU will be aborted when the scheduler
961 * tries to run it again. This means the interrupt will not be delayed
962 * by the aborted VM.
963 *
964 * TODO: Only switch when the interrupt isn't for the current VM.
965 */
Andrew Scull33fecd32019-01-08 14:48:27 +0000966 return api_preempt(current());
Madhukar Pappireddycbecc962021-08-03 13:11:57 -0500967#endif
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100968}
969
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -0600970#if SECURE_WORLD == 1
971static void spmd_group0_intr_delegate(void)
972{
973 struct ffa_value ret;
974
975 dlog_verbose("Delegating Group0 interrupt to SPMD\n");
976
Olivier Depreze8015b422025-08-28 09:53:42 +0200977 ret = smc_ffa_call_ext(
978 (struct ffa_value){.func = FFA_EL3_INTR_HANDLE_32});
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -0600979
980 /* Check if the Group0 interrupt was handled successfully. */
981 CHECK(ret.func == FFA_SUCCESS_32);
982}
983#endif
984
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000985struct vcpu *fiq_lower(void)
986{
Manish Pandeya5f39fb2020-09-11 09:47:11 +0100987#if SECURE_WORLD == 1
988 struct vcpu_locked current_locked;
989 struct vcpu *current_vcpu = current();
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -0600990 uint32_t intid;
Manish Pandeya5f39fb2020-09-11 09:47:11 +0100991
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -0600992 intid = get_highest_pending_g0_interrupt_id();
993
994 /* Check for the highest priority pending Group0 interrupt. */
995 if (intid != SPURIOUS_INTID_OTHER_WORLD) {
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -0600996 /* Delegate handling of Group0 interrupt to EL3 firmware. */
997 spmd_group0_intr_delegate();
998
999 /* Resume current vCPU. */
1000 return NULL;
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001001 }
1002
1003 /*
1004 * A special interrupt indicating there is no pending interrupt
1005 * with sufficient priority for current security state. This
1006 * means a non-secure interrupt is pending.
1007 */
Madhukar Pappireddyc40f55f2022-06-22 11:00:41 -05001008 assert(current_vcpu->vm->ns_interrupts_action != NS_ACTION_QUEUED);
1009
Karl Meakin117c8082024-12-04 16:03:28 +00001010 if (ffa_vm_managed_exit_supported(current_vcpu->vm)) {
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001011 uint8_t pmr = plat_interrupts_get_priority_mask();
1012
Madhukar Pappireddy025a4512024-10-14 22:09:19 -05001013 /*
1014 * Mask non-secure interrupt from triggering again till the
1015 * vCPU completes the managed exit sequenece.
1016 */
1017 plat_interrupts_set_priority_mask(SWD_MASK_NS_INT);
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001018
1019 current_locked = vcpu_lock(current_vcpu);
Madhukar Pappireddy025a4512024-10-14 22:09:19 -05001020 current_vcpu->prev_interrupt_priority = pmr;
Daniel Boulby3c1506b2025-02-25 10:49:51 +00001021 vcpu_virt_interrupt_inject(current_locked,
1022 HF_MANAGED_EXIT_INTID);
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001023
1024 /* Entering managed exit sequence. */
1025 current_vcpu->processing_managed_exit = true;
1026
1027 vcpu_unlock(&current_locked);
1028
1029 /*
1030 * Since we are in interrupt context, set the bit for the
1031 * current vCPU directly in the register.
1032 */
1033 vcpu_update_virtual_interrupts(NULL);
1034
1035 /* Resume current vCPU. */
1036 return NULL;
1037 }
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001038
Madhukar Pappireddyd46c06e2022-06-21 18:14:52 -05001039 /*
1040 * Unwind Normal World Scheduled Call chain in response to NS
1041 * Interrupt.
1042 */
Karl Meakin117c8082024-12-04 16:03:28 +00001043 return ffa_interrupts_unwind_nwd_call_chain(current_vcpu);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001044#else
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001045 return irq_lower();
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001046#endif
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001047}
1048
Karl Meakin1923faf2025-03-19 14:54:52 +00001049[[noreturn]] struct vcpu *serr_lower(void)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001050{
Fuad Tabbad1d67982020-01-08 11:28:29 +00001051 /*
1052 * SError exceptions should be isolated and handled by the responsible
1053 * VM/exception level. Getting here indicates a bug, that isolation is
1054 * not working, or a processor that does not support ARMv8.2-IESB, in
1055 * which case Hafnium routes SError exceptions to EL2 (here).
1056 */
1057 panic("SError from a lower exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001058}
1059
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001060/**
1061 * Initialises a fault info structure. It assumes that an FnV bit exists at
1062 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
1063 * the ESR (the fault status code) are 010000; this is the case for both
1064 * instruction and data aborts, but not necessarily for other exception reasons.
1065 */
1066static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +01001067 const struct vcpu *vcpu,
Karl Meakin07a69ab2025-02-07 14:53:19 +00001068 mm_mode_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001069{
1070 uint32_t fsc = esr & 0x3f;
1071 struct vcpu_fault_info r;
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001072 uint64_t hpfar_el2_val;
1073 uint64_t hpfar_el2_fipa;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001074
1075 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001076 r.pc = va_init(vcpu->regs.pc);
1077
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001078 /* Get Hypervisor IPA Fault Address value. */
1079 hpfar_el2_val = read_msr(hpfar_el2);
1080
1081 /* Extract Faulting IPA. */
1082 hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8;
1083
1084#if SECURE_WORLD == 1
1085
1086 /**
1087 * Determine if faulting IPA targets NS space.
1088 * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if
1089 * the faulting Stage-1 address output is a secure or non-secure IPA.
1090 */
1091 if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) {
1092 r.mode |= MM_MODE_NS;
1093 }
1094
1095#endif
1096
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001097 /*
1098 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
1099 * indicates that we cannot rely on far_el2.
1100 */
Karl Meakin5a133552024-05-30 16:06:27 +01001101 if (fsc == 0x10 && GET_ESR_FNV(esr)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001102 r.vaddr = va_init(0);
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001103 r.ipaddr = ipa_init(hpfar_el2_fipa);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001104 } else {
1105 r.vaddr = va_init(read_msr(far_el2));
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001106 r.ipaddr = ipa_init(hpfar_el2_fipa |
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001107 (read_msr(far_el2) & (PAGE_SIZE - 1)));
1108 }
1109
1110 return r;
1111}
1112
Fuad Tabbac3847c72020-08-11 09:32:25 +01001113struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001114{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +01001115 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001116 struct vcpu_fault_info info;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001117 struct vcpu *new_vcpu = NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001118 uintreg_t ec = GET_ESR_EC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001119 bool is_el0_partition = vcpu->vm->el0_partition;
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001120 bool resume = false;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001121
Fuad Tabbac76466d2019-09-06 10:42:12 +01001122 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001123 case EC_WFI_WFE:
Andrew Walbran48196eb2019-03-04 14:56:24 +00001124 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001125 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001126
1127 /*
1128 * For EL0 partitions, treat both WFI and WFE the same way so
1129 * that FFA_RUN can be called on the partition to resume it. If
1130 * we treat WFI using api_wait_for_interrupt, the VCPU will be
1131 * in blocked waiting for interrupt but we cannot inject
1132 * interrupts into EL0 partitions.
1133 */
1134 if (is_el0_partition) {
Madhukar Pappireddy184501c2023-05-23 17:24:06 -05001135 api_yield(vcpu, &new_vcpu, NULL);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001136 return new_vcpu;
1137 }
1138
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001139 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +01001140 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +00001141 /* WFE */
1142 /*
1143 * TODO: consider giving the scheduler more context,
1144 * somehow.
1145 */
Madhukar Pappireddy184501c2023-05-23 17:24:06 -05001146 api_yield(vcpu, &new_vcpu, NULL);
Jose Marinho135dff32019-02-28 10:25:57 +00001147 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +01001148 }
Andrew Walbran48196eb2019-03-04 14:56:24 +00001149 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +00001150 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001151
Fuad Tabbab86325a2020-01-10 13:38:15 +00001152 case EC_DATA_ABORT_LOWER_EL:
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001153 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +01001154 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001155
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001156 resume = vcpu_handle_page_fault(vcpu, &info);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001157 if (is_el0_partition) {
1158 dlog_warning("Data abort on EL0 partition\n");
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001159 /*
1160 * Abort EL0 context if we should not resume the
1161 * context, or it is an alignment fault.
1162 * vcpu_handle_page_fault() only checks the mode of the
1163 * page in an architecture agnostic way but alignment
1164 * faults on aarch64 can happen on a correctly mapped
1165 * page.
1166 */
1167 if (!resume || ((esr & 0x3f) == 0x21)) {
Madhukar Pappireddyb8fa4c12025-03-17 17:01:09 -05001168 return api_terminate_vm(vcpu);
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001169 }
1170 }
1171
1172 if (resume) {
1173 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001174 }
1175
Fuad Tabbab86325a2020-01-10 13:38:15 +00001176 /* Inform the EL1 of the data abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001177 inject_el1_data_abort_exception(vcpu, esr, far);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001178
Fuad Tabbab86325a2020-01-10 13:38:15 +00001179 /* Schedule the same VM to continue running. */
1180 return NULL;
1181
1182 case EC_INSTRUCTION_ABORT_LOWER_EL:
Andrew Sculld3cfaad2019-04-04 11:34:10 +01001183 info = fault_info_init(esr, vcpu, MM_MODE_X);
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001184
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001185 if (vcpu_handle_page_fault(vcpu, &info)) {
1186 return NULL;
1187 }
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001188
1189 if (is_el0_partition) {
1190 dlog_warning("Instruction abort on EL0 partition\n");
Madhukar Pappireddyb8fa4c12025-03-17 17:01:09 -05001191 return api_terminate_vm(vcpu);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001192 }
1193
Fuad Tabbab86325a2020-01-10 13:38:15 +00001194 /* Inform the EL1 of the instruction abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001195 inject_el1_instruction_abort_exception(vcpu, esr, far);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +01001196
Fuad Tabbab86325a2020-01-10 13:38:15 +00001197 /* Schedule the same VM to continue running. */
1198 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001199 case EC_SVC:
1200 CHECK(is_el0_partition);
1201 return hvc_handler(vcpu);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001202 case EC_HVC:
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001203 if (is_el0_partition) {
1204 dlog_warning("Unexpected HVC Trap on EL0 partition\n");
Madhukar Pappireddyb8fa4c12025-03-17 17:01:09 -05001205 return api_terminate_vm(vcpu);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001206 }
Andrew Walbran59182d52019-09-23 17:55:39 +01001207 return hvc_handler(vcpu);
1208
Fuad Tabbab86325a2020-01-10 13:38:15 +00001209 case EC_SMC: {
Andrew Scullc960c032018-10-24 15:13:35 +01001210 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001211 struct vcpu *next = smc_handler(vcpu);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001212
1213 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001214 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001215
Andrew Walbran33645652019-04-15 12:29:31 +01001216 return next;
Andrew Scullc960c032018-10-24 15:13:35 +01001217 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001218
Fuad Tabbab86325a2020-01-10 13:38:15 +00001219 case EC_MSR:
Fuad Tabbac76466d2019-09-06 10:42:12 +01001220 /*
1221 * NOTE: This should never be reached because it goes through a
1222 * separate path handled by handle_system_register_access().
1223 */
1224 panic("Handled by handle_system_register_access().");
1225
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001226 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +00001227 dlog_notice(
Karl Meakine8937d92024-03-19 16:04:25 +00001228 "Unknown lower sync exception pc=%#lx, esr=%#lx, "
1229 "ec=%#lx\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +00001230 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +00001231 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001232 }
1233
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001234 if (is_el0_partition) {
Madhukar Pappireddyb8fa4c12025-03-17 17:01:09 -05001235 return api_terminate_vm(vcpu);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001236 }
1237
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001238 /*
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001239 * The exception wasn't handled. Inject to the VM to give it chance to
1240 * handle as an unknown exception.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001241 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001242 inject_el1_unknown_exception(vcpu, esr);
1243
1244 /* Schedule the same VM to continue running. */
1245 return NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001246}
1247
Fuad Tabbac76466d2019-09-06 10:42:12 +01001248/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +00001249 * Handles EC = 011000, MSR, MRS instruction traps.
Fuad Tabbaed294af2019-12-20 10:43:01 +00001250 * Returns non-null ONLY if the access failed and the vCPU is changing.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001251 */
Madhukar Pappireddy2cdbdb22025-04-02 13:46:11 -05001252struct vcpu *handle_system_register_access(uintreg_t esr_el2)
Fuad Tabbac76466d2019-09-06 10:42:12 +01001253{
1254 struct vcpu *vcpu = current();
J-Alves19e20cf2023-08-02 12:48:55 +01001255 ffa_id_t vm_id = vcpu->vm->id;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001256 uintreg_t ec = GET_ESR_EC(esr_el2);
Madhukar Pappireddy2cdbdb22025-04-02 13:46:11 -05001257 bool is_el0_partition = vcpu->vm->el0_partition;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001258
Fuad Tabbab86325a2020-01-10 13:38:15 +00001259 CHECK(ec == EC_MSR);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001260 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001261 * Handle accesses to debug and performance monitor registers.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001262 * Inject an exception for unhandled/unsupported registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001263 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001264 if (debug_el1_is_register_access(esr_el2)) {
1265 if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001266 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Madhukar Pappireddy2cdbdb22025-04-02 13:46:11 -05001267 return NULL;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001268 }
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001269 } else if (perfmon_is_register_access(esr_el2)) {
1270 if (!perfmon_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001271 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Madhukar Pappireddy2cdbdb22025-04-02 13:46:11 -05001272 return NULL;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001273 }
Fuad Tabba77a4b012019-11-15 12:13:08 +00001274 } else if (feature_id_is_register_access(esr_el2)) {
1275 if (!feature_id_process_access(vcpu, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001276 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Madhukar Pappireddy2cdbdb22025-04-02 13:46:11 -05001277 return NULL;
Fuad Tabba77a4b012019-11-15 12:13:08 +00001278 }
Madhukar Pappireddyf684d192024-09-25 14:35:57 -05001279 } else if (el1_physical_timer_is_register_access(esr_el2)) {
1280 if (!el1_physical_timer_process_access(vcpu, esr_el2)) {
1281 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Madhukar Pappireddy2cdbdb22025-04-02 13:46:11 -05001282 return NULL;
Madhukar Pappireddyf684d192024-09-25 14:35:57 -05001283 }
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001284 } else {
Madhukar Pappireddy2cdbdb22025-04-02 13:46:11 -05001285 if (is_el0_partition) {
1286 dlog_warning(
1287 "Unexpected system register access by EL0 "
1288 "partition\n");
Madhukar Pappireddyb8fa4c12025-03-17 17:01:09 -05001289 return api_terminate_vm(vcpu);
Madhukar Pappireddy2cdbdb22025-04-02 13:46:11 -05001290 }
1291
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001292 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Madhukar Pappireddy2cdbdb22025-04-02 13:46:11 -05001293 return NULL;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001294 }
1295
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001296 /* Instruction was fulfilled. Skip it and run the next one. */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001297 vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2);
Madhukar Pappireddy2cdbdb22025-04-02 13:46:11 -05001298 return NULL;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001299}