blob: d36f78e9e4824acbea439466323b8a14cf0f03e7 [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Andrew Scull18834872018-10-12 11:48:09 +01007 */
8
Andrew Scullc960c032018-10-24 15:13:35 +01009#include <stdnoreturn.h>
10
Andrew Walbran1f32e722019-06-07 17:57:26 +010011#include "hf/arch/barriers.h"
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -060012#include "hf/arch/gicv3.h"
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050013#include "hf/arch/host_timer.h"
Andrew Scullc960c032018-10-24 15:13:35 +010014#include "hf/arch/init.h"
J-Alvesa2d1c3b2024-03-28 12:46:58 +000015#include "hf/arch/memcpy_trapped.h"
Olivier Deprez98ad2d22020-05-20 09:52:43 +020016#include "hf/arch/mmu.h"
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +010017#include "hf/arch/plat/ffa.h"
Andrew Scull07b6bd32019-12-12 17:19:55 +000018#include "hf/arch/plat/smc.h"
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050019#include "hf/arch/timer.h"
J-Alves03edf402023-07-21 15:13:49 +010020#include "hf/arch/vmid_base.h"
Andrew Scullc960c032018-10-24 15:13:35 +010021
Andrew Scull18c78fc2018-08-20 12:57:41 +010022#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010023#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010024#include "hf/cpu.h"
25#include "hf/dlog.h"
Andrew Walbranb5ab43c2020-04-30 11:32:54 +010026#include "hf/ffa.h"
J-Alvesb37fd082020-10-22 12:29:21 +010027#include "hf/ffa_internal.h"
Daniel Boulbyf3cf28c2024-08-22 10:46:23 +010028#include "hf/hf_ipi.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010029#include "hf/panic.h"
Manish Pandeya5f39fb2020-09-11 09:47:11 +010030#include "hf/plat/interrupts.h"
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050031#include "hf/timer_mgmt.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010032#include "hf/vm.h"
Karl Meakind0356f82024-09-04 13:34:31 +010033#include "hf/vm_ids.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010034
Andrew Scullf35a5c92018-08-07 18:09:46 +010035#include "vmapi/hf/call.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010036
Fuad Tabbac76466d2019-09-06 10:42:12 +010037#include "debug_el1.h"
Madhukar Pappireddyf684d192024-09-25 14:35:57 -050038#include "el1_physical_timer.h"
Fuad Tabba77a4b012019-11-15 12:13:08 +000039#include "feature_id.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010040#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010041#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010042#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000043#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010044#include "sysregs.h"
Karl Meakin5a133552024-05-30 16:06:27 +010045#include "sysregs_defs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010046
Fuad Tabbac76466d2019-09-06 10:42:12 +010047/**
Olivier Deprez98ad2d22020-05-20 09:52:43 +020048 * Hypervisor Fault Address Register Non-Secure.
49 */
50#define HPFAR_EL2_NS (UINT64_C(0x1) << 63)
51
52/**
53 * Hypervisor Fault Address Register Faulting IPA.
54 */
55#define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0))
56
57/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010058 * Gets the value to increment for the next PC.
59 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
60 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +000061#define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2)
Fuad Tabbac76466d2019-09-06 10:42:12 +010062
Fuad Tabbac76466d2019-09-06 10:42:12 +010063/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010064 * The Client ID field within X7 for an SMC64 call.
65 */
66#define CLIENT_ID_MASK UINT64_C(0xffff)
67
Karl Meakind0356f82024-09-04 13:34:31 +010068/**
69 * Identifies SPMD specific framework messages. See section 18.2 of v1.2 FF-A
70 * specification.
Daniel Boulbyefa381f2022-01-18 14:49:40 +000071 */
Karl Meakind0356f82024-09-04 13:34:31 +010072enum ffa_spmd_framework_msg_func {
73 SPMD_FRAMEWORK_MSG_PSCI_REQ = 0,
74 SPMD_FRAMEWORK_MSG_PSCI_RESP = 2,
75
76 SPMD_FRAMEWORK_MSG_FFA_VERSION_REQ = 8,
77 SPMD_FRAMEWORK_MSG_FFA_VERSION_RESP = 9,
78};
Daniel Boulbyefa381f2022-01-18 14:49:40 +000079
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010080/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010081 * Returns a reference to the currently executing vCPU.
82 */
Andrew Scullc960c032018-10-24 15:13:35 +010083static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000084{
Daniel Boulby3f784262021-09-27 13:02:54 +010085 // NOLINTNEXTLINE(performance-no-int-to-ptr)
Andrew Walbran3d84a262018-12-13 14:41:19 +000086 return (struct vcpu *)read_msr(tpidr_el2);
87}
88
Andrew Walbran1f8d4872018-12-20 11:21:32 +000089/**
Madhukar Pappireddyd3ac7382024-09-25 14:29:03 -050090 * Saves the state of per-vCPU peripherals, such as the arch timer, and
Andrew Walbran1f8d4872018-12-20 11:21:32 +000091 * informs the arch-independent sections that registers have been saved.
92 */
93void complete_saving_state(struct vcpu *vcpu)
94{
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050095 host_timer_save_arch_timer(&vcpu->regs.arch_timer);
96
97 timer_vcpu_manage(vcpu);
Andrew Walbran1f8d4872018-12-20 11:21:32 +000098 api_regs_state_saved(vcpu);
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050099
100 /*
101 * Since switching away from current vCPU, disable the host physical
102 * timer for now. If necessary, the host timer will be reconfigured
103 * at appropriate time to track timer deadline of the vCPU.
104 */
105 host_timer_disable();
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000106}
107
108/**
Madhukar Pappireddyd3ac7382024-09-25 14:29:03 -0500109 * Restores the state of per-vCPU peripherals, such as the arch timer.
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000110 */
111void begin_restoring_state(struct vcpu *vcpu)
112{
Madhukar Pappireddya3787c92024-09-25 14:50:36 -0500113 /*
114 * If a vCPU's timer has expired while it was de-scheduled, SPMC will
115 * inject the virtual timer interrupt before resuming the vCPU.
116 * If not, there is a live state and we need to configure the host timer
117 * to track it again.
118 */
119 if (arch_timer_enabled(&vcpu->regs) &&
120 (arch_timer_remaining_ns(&vcpu->regs) != 0)) {
121 host_timer_track_deadline(&vcpu->regs.arch_timer);
122 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000123}
124
Andrew Walbran1f32e722019-06-07 17:57:26 +0100125/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100126 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
127 * current VMID.
128 */
129static void invalidate_vm_tlb(void)
130{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100131 /*
132 * Ensure that the last VTTBR write has taken effect so we invalidate
133 * the right set of TLB entries.
134 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100135 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100136
Olivier Deprez0b0ba8c2023-03-17 11:11:53 +0100137 tlbi(vmalle1);
Andrew Walbrancff1f682019-07-04 14:52:45 +0100138
139 /*
140 * Ensure that no instructions are fetched for the VM until after the
141 * TLB invalidation has taken effect.
142 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100143 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100144
145 /*
146 * Ensure that no data reads or writes for the VM happen until after the
Fuad Tabba77a4b012019-11-15 12:13:08 +0000147 * TLB invalidation has taken effect. Non-shareable is enough because
148 * the TLB is local to the CPU.
Andrew Walbrancff1f682019-07-04 14:52:45 +0100149 */
David Brazdil851948e2019-08-09 12:02:12 +0100150 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100151}
152
153/**
154 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
155 * the same VM which was run on the current pCPU.
156 *
157 * This is necessary because VMs may (contrary to the architecture
158 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
159 * workaround:
160 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
161 */
162void maybe_invalidate_tlb(struct vcpu *vcpu)
163{
164 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100165 ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100166
167 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
168 new_vcpu_index) {
169 /*
170 * The vCPU has changed since the last time this VM was run on
171 * this pCPU, so we need to invalidate the TLB.
172 */
173 invalidate_vm_tlb();
174
175 /* Record the fact that this vCPU is now running on this CPU. */
176 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
177 new_vcpu_index;
178 }
179}
180
David Brazdil768f69c2019-12-19 15:46:12 +0000181noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100182{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000183 (void)elr;
184 (void)spsr;
185
Fuad Tabbad1d67982020-01-08 11:28:29 +0000186 panic("IRQ from current exception level.");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100187}
188
David Brazdil768f69c2019-12-19 15:46:12 +0000189noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100190{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000191 (void)elr;
192 (void)spsr;
193
Fuad Tabbad1d67982020-01-08 11:28:29 +0000194 panic("FIQ from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000195}
196
David Brazdil768f69c2019-12-19 15:46:12 +0000197noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000198{
199 (void)elr;
200 (void)spsr;
201
Fuad Tabbad1d67982020-01-08 11:28:29 +0000202 panic("SError from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000203}
204
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000205/**
206 * Returns true if ELR_EL2 is not to be restored from stack.
207 * Currently function doesn't return false, as for all other cases
208 * panics.
209 */
210bool sync_current_exception(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000211{
212 uintreg_t esr = read_msr(esr_el2);
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000213 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000214 (void)spsr;
215
Fuad Tabbac76466d2019-09-06 10:42:12 +0100216 switch (ec) {
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000217 case EC_DATA_ABORT_SAME_EL: {
218 uint64_t iss = GET_ESR_ISS(esr);
219 uint64_t dfsc = GET_ESR_ISS_DFSC(iss);
220 uint64_t far = read_msr(far_el2);
221
222 /* Handle Granule Protection Fault. */
223 if (is_arch_feat_rme_supported() && dfsc == DFSC_GPF) {
224 dlog_verbose(
Karl Meakine8937d92024-03-19 16:04:25 +0000225 "Granule Protection Fault: esr=%#lx, ec=%#lx, "
226 "far=%#lx, elr=%#lx\n",
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000227 esr, ec, far, elr);
228
229 /*
230 * Change ELR_EL2 only if failed whilst either
231 * reading or writing within 'memcpy_trapped'.
232 */
233 if (elr == (uintptr_t)memcpy_trapped_read ||
234 elr == (uintptr_t)memcpy_trapped_write) {
235 dlog_verbose(
236 "GPF due to data abort on %s.\n",
237 (elr == (uintptr_t)memcpy_trapped_read)
238 ? "read"
239 : "write");
240
241 /*
242 * Update the ELR_EL2 with the return
243 * address, to return error from the
244 * call to 'memcpy_trapped'.
245 */
246 write_msr(ELR_EL2, memcpy_trapped_aborted);
247 return true;
248 }
249 }
250
Kathleen Capellad1c34b52024-04-01 21:27:15 -0400251#if ENABLE_MTE
252 if (dfsc == DFSC_SYNC_TAG_CHECK_FAULT) {
253 dlog_error(
254 "Data abort due to synchronous tag check "
255 "fault: pc=%#lx, esr=%#lx, ec=%#lx, "
256 "far=%#lx, dfsc = %#lx\n",
257 elr, esr, ec, far, dfsc);
258 }
259 break;
260#endif
Karl Meakin5a133552024-05-30 16:06:27 +0100261 if (!GET_ESR_FNV(esr)) {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000262 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000263 "Data abort: pc=%#lx, esr=%#lx, ec=%#lx, "
264 "far=%#lx\n",
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000265 elr, esr, ec, far);
266
Andrew Scull7364a8e2018-07-19 15:39:29 +0100267 } else {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000268 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000269 "Data abort: pc=%#lx, esr=%#lx, ec=%#lx, "
Andrew Walbran17eebf92020-02-05 16:35:49 +0000270 "far=invalid\n",
271 elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100272 }
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000273 } break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100274 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000275 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000276 "Unknown current sync exception pc=%#lx, esr=%#lx, "
277 "ec=%#lx\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000278 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100279 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100280 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000281
Andrew Sculla9c172d2019-04-03 14:10:00 +0100282 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100283}
284
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100285/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000286 * Sets or clears the VF bit in the HCR_EL2 register saved in the given
287 * arch_regs.
288 */
289static void set_virtual_fiq(struct arch_regs *r, bool enable)
290{
291 if (enable) {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200292 r->hyp_state.hcr_el2 |= HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000293 } else {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200294 r->hyp_state.hcr_el2 &= ~HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000295 }
296}
297
298/**
J-Alves6f6bf8a2024-07-25 15:17:57 +0100299 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
300 * arch_regs.
Manish Pandey35e452f2021-02-18 21:36:34 +0000301 */
J-Alves6f6bf8a2024-07-25 15:17:57 +0100302static void set_virtual_irq(struct arch_regs *r, bool enable)
Manish Pandey35e452f2021-02-18 21:36:34 +0000303{
Manish Pandey35e452f2021-02-18 21:36:34 +0000304 if (enable) {
J-Alves6f6bf8a2024-07-25 15:17:57 +0100305 r->hyp_state.hcr_el2 |= HCR_EL2_VI;
Manish Pandey35e452f2021-02-18 21:36:34 +0000306 } else {
J-Alves6f6bf8a2024-07-25 15:17:57 +0100307 r->hyp_state.hcr_el2 &= ~HCR_EL2_VI;
Manish Pandey35e452f2021-02-18 21:36:34 +0000308 }
Manish Pandey35e452f2021-02-18 21:36:34 +0000309}
310
J-Alvesb37fd082020-10-22 12:29:21 +0100311#if SECURE_WORLD == 1
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100312/**
Karl Meakind0356f82024-09-04 13:34:31 +0100313 * Handle special direct messages from SPMD to SPMC.
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100314 */
315static bool spmd_handler(struct ffa_value *args, struct vcpu *current)
316{
J-Alves19e20cf2023-08-02 12:48:55 +0100317 ffa_id_t sender = ffa_sender(*args);
318 ffa_id_t receiver = ffa_receiver(*args);
319 ffa_id_t current_vm_id = current->vm->id;
Karl Meakind0356f82024-09-04 13:34:31 +0100320 enum ffa_spmd_framework_msg_func func =
321 (enum ffa_spmd_framework_msg_func)ffa_framework_msg_func(*args);
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100322
323 /*
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000324 * Check if direct message request is originating from the SPMD,
325 * directed to the SPMC and the message is a framework message.
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100326 */
327 if (!(sender == HF_SPMD_VM_ID && receiver == HF_SPMC_VM_ID &&
Karl Meakind0356f82024-09-04 13:34:31 +0100328 current_vm_id == HF_OTHER_WORLD_ID &&
329 ffa_is_framework_msg(*args))) {
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100330 return false;
331 }
332
Olivier Depreza67ab882023-01-10 15:00:54 +0100333 /*
334 * The framework message is conveyed by EL3/SPMD to SPMC so the
335 * current VM id must match to the other world VM id.
336 */
337 CHECK(current->vm->id == HF_HYPERVISOR_VM_ID);
338
Karl Meakind0356f82024-09-04 13:34:31 +0100339 switch (func) {
340 case SPMD_FRAMEWORK_MSG_PSCI_REQ: {
341 enum psci_return_code psci_msg_response =
342 PSCI_ERROR_NOT_SUPPORTED;
Olivier Deprez181074b2023-02-02 14:53:23 +0100343 struct vcpu *boot_vcpu = vcpu_get_boot_vcpu();
344 struct vm *vm = boot_vcpu->vm;
Olivier Deprez98f151e2023-01-10 15:08:54 +0100345 struct vcpu_locked vcpu_locked;
Olivier Deprez181074b2023-02-02 14:53:23 +0100346
Olivier Depreza67ab882023-01-10 15:00:54 +0100347 /*
348 * TODO: the power management event reached the SPMC.
349 * In a later iteration, the power management event can
350 * be passed to the SP by resuming it.
351 */
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000352 switch (args->arg3) {
353 case PSCI_CPU_OFF: {
Olivier Deprez98f151e2023-01-10 15:08:54 +0100354 if (vm_power_management_cpu_off_requested(vm) == true) {
Daniel Boulby5fe882d2023-08-07 10:36:53 +0100355 struct vcpu *vcpu;
356
Olivier Deprez98f151e2023-01-10 15:08:54 +0100357 /* Allow only S-EL1 MP SPs to reach here. */
358 CHECK(vm->el0_partition == false);
359 CHECK(vm->vcpu_count > 1);
360
361 vcpu = vm_get_vcpu(vm, vcpu_index(current));
362 vcpu_locked = vcpu_lock(vcpu);
363 vcpu->state = VCPU_STATE_OFF;
364 vcpu_unlock(&vcpu_locked);
365 cpu_off(vcpu->cpu);
Daniel Boulby5fe882d2023-08-07 10:36:53 +0100366 dlog_verbose("cpu%u off notification!\n",
367 vcpu_index(vcpu));
Olivier Deprez98f151e2023-01-10 15:08:54 +0100368 }
369
Olivier Depreza67ab882023-01-10 15:00:54 +0100370 psci_msg_response = PSCI_RETURN_SUCCESS;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000371 break;
372 }
373 default:
Olivier Depreza67ab882023-01-10 15:00:54 +0100374 dlog_error(
375 "FF-A PSCI framework message not handled "
Karl Meakine8937d92024-03-19 16:04:25 +0000376 "%#lx %#lx %#lx %#lx\n",
Olivier Depreza67ab882023-01-10 15:00:54 +0100377 args->func, args->arg1, args->arg2, args->arg3);
378 psci_msg_response = PSCI_ERROR_NOT_SUPPORTED;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000379 }
Olivier Depreza67ab882023-01-10 15:00:54 +0100380
Karl Meakind0356f82024-09-04 13:34:31 +0100381 *args = ffa_framework_msg_resp(HF_SPMC_VM_ID, HF_SPMD_VM_ID,
382 SPMD_FRAMEWORK_MSG_PSCI_RESP,
383 psci_msg_response);
Olivier Depreza67ab882023-01-10 15:00:54 +0100384 return true;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000385 }
Karl Meakind0356f82024-09-04 13:34:31 +0100386 case SPMD_FRAMEWORK_MSG_FFA_VERSION_REQ: {
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000387 struct ffa_value ret = api_ffa_version(current, args->arg3);
Karl Meakind0356f82024-09-04 13:34:31 +0100388 *args = ffa_framework_msg_resp(
389 HF_SPMC_VM_ID, HF_SPMD_VM_ID,
390 SPMD_FRAMEWORK_MSG_FFA_VERSION_RESP, ret.func);
Olivier Depreza67ab882023-01-10 15:00:54 +0100391 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100392 }
393 default:
Karl Meakine8937d92024-03-19 16:04:25 +0000394 dlog_error("FF-A framework message not handled %#lx\n",
Olivier Depreza67ab882023-01-10 15:00:54 +0100395 args->arg2);
396
397 /*
398 * TODO: the framework message that was conveyed by a direct
399 * request is not handled although we still want to complete
400 * by a direct response. However, there is no defined error
401 * response to state that the message couldn't be handled.
402 * An alternative would be to return FFA_ERROR.
403 */
Karl Meakind0356f82024-09-04 13:34:31 +0100404 *args = ffa_framework_msg_resp(HF_SPMC_VM_ID, HF_SPMD_VM_ID,
405 func, 0);
Olivier Depreza67ab882023-01-10 15:00:54 +0100406 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100407 }
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100408}
Madhukar Pappireddycf069a62024-09-25 15:36:32 -0500409
410void spmc_exit_to_nwd(struct vcpu *owd_vcpu)
411{
412 struct vcpu *deadline_vcpu =
413 timer_find_vcpu_nearest_deadline(owd_vcpu->cpu);
414
415 /*
416 * SPMC tracks a vCPU's timer deadline through its host timer such that
417 * it can bring back execution from normal world to signal the timer
418 * virtual interrupt to the SP's vCPU.
419 */
420 if (deadline_vcpu != NULL) {
421 host_timer_track_deadline(&deadline_vcpu->regs.arch_timer);
422 }
423}
J-Alvesb37fd082020-10-22 12:29:21 +0100424#endif
425
Andrew Scullae9962e2019-10-03 16:51:16 +0100426/**
427 * Checks whether to block an SMC being forwarded from a VM.
428 */
429static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100430{
Andrew Scullae9962e2019-10-03 16:51:16 +0100431 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100432
Andrew Scullae9962e2019-10-03 16:51:16 +0100433 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
434 if (func == vm->smc_whitelist.smcs[i]) {
435 return false;
436 }
437 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100438
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100439 dlog_notice("SMC %#010x attempted from VM %#x, blocked=%u\n", func,
Andrew Walbran17eebf92020-02-05 16:35:49 +0000440 vm->id, block_by_default);
Andrew Scullae9962e2019-10-03 16:51:16 +0100441
442 /* Access is still allowed in permissive mode. */
443 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100444}
445
446/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100447 * Applies SMC access control according to manifest and forwards the call if
448 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100449 */
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100450static void smc_forwarder(const struct vm *vm, struct ffa_value *args)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100451{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100452 struct ffa_value ret;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000453 uint32_t client_id = vm->id;
454 uintreg_t arg7 = args->arg7;
Andrew Scullae9962e2019-10-03 16:51:16 +0100455
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000456 if (smc_is_blocked(vm, args->func)) {
457 args->func = SMCCC_ERROR_UNKNOWN;
Andrew Scullae9962e2019-10-03 16:51:16 +0100458 return;
459 }
460
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100461 /*
462 * Set the Client ID but keep the existing Secure OS ID and anything
463 * else (currently unspecified) that the client may have passed in the
464 * upper bits.
465 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000466 args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000467 ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3,
468 args->arg4, args->arg5, args->arg6, args->arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100469
Andrew Scullae9962e2019-10-03 16:51:16 +0100470 /*
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000471 * Preserve the value passed by the caller, rather than the generated
472 * client_id. Note that this would also overwrite any return value that
Andrew Scullae9962e2019-10-03 16:51:16 +0100473 * may be in x7, but the SMCs that we are forwarding are legacy calls
474 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
475 */
Andrew Scull07b6bd32019-12-12 17:19:55 +0000476 ret.arg7 = arg7;
477
478 plat_smc_post_forward(*args, &ret);
479
480 *args = ret;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100481}
482
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200483/**
484 * In the normal world, ffa_handler is always called from the virtual FF-A
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100485 * instance (from a VM in EL1). In the secure world, ffa_handler may be called
486 * from the virtual (a secure partition in S-EL1) or physical FF-A instance
487 * (from the normal world via EL3). The function returns true when the call is
488 * handled. The *next pointer is updated to the next vCPU to run, which might be
489 * the 'other world' vCPU if the call originated from the virtual FF-A instance
490 * and has to be forwarded down to EL3, or left as is to resume the current
491 * vCPU.
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200492 */
493static bool ffa_handler(struct ffa_value *args, struct vcpu *current,
494 struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100495{
J-Alvesbc3de8b2020-12-07 14:32:04 +0000496 uint32_t func = args->func;
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000497
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100498 /*
499 * NOTE: When adding new methods to this handler update
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100500 * api_ffa_features accordingly.
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100501 */
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000502 switch (func) {
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100503 case FFA_VERSION_32:
Daniel Boulbybaeaf2e2021-12-09 11:42:36 +0000504 *args = api_ffa_version(current, args->arg1);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100505 return true;
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100506 case FFA_PARTITION_INFO_GET_32: {
507 struct ffa_uuid uuid;
508
509 ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4,
510 &uuid);
Daniel Boulbyb46cad12021-12-13 17:47:21 +0000511 *args = api_ffa_partition_info_get(current, &uuid, args->arg5);
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100512 return true;
513 }
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800514 case FFA_PARTITION_INFO_GET_REGS_64: {
515 struct ffa_uuid uuid;
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800516 uint16_t start_index;
517 uint16_t tag;
518
Karl Meakin9478e322024-09-23 17:47:09 +0100519 ffa_uuid_from_u64x2(args->arg1, args->arg2, &uuid);
Raghu Krishnamurthyd29411a2023-02-17 17:22:04 -0800520 start_index = args->arg3 & 0xFFFF;
521 tag = (args->arg3 >> 16) & 0xFFFF;
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800522 *args = api_ffa_partition_info_get_regs(current, &uuid,
523 start_index, tag);
524 return true;
525 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100526 case FFA_ID_GET_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200527 *args = api_ffa_id_get(current);
Andrew Walbrand230f662019-10-07 18:03:36 +0100528 return true;
Daniel Boulbyb2fb80e2021-02-03 15:09:23 +0000529 case FFA_SPM_ID_GET_32:
530 *args = api_ffa_spm_id_get();
531 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100532 case FFA_FEATURES_32:
Karl Meakinf1ed5f12024-02-22 15:57:36 +0000533 *args = api_ffa_features(args->arg1, args->arg2, current);
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100534 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100535 case FFA_RX_RELEASE_32:
J-Alvese8c8c2b2022-12-16 15:34:48 +0000536 *args = api_ffa_rx_release(ffa_receiver(*args), current);
Andrew Walbran8a0f5ca2019-11-05 13:12:23 +0000537 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000538 case FFA_RXTX_MAP_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100539 *args = api_ffa_rxtx_map(ipa_init(args->arg1),
540 ipa_init(args->arg2), args->arg3,
Federico Recanati9f1b6532022-04-14 13:15:28 +0200541 current);
Andrew Walbranbfffb0f2019-11-05 14:02:34 +0000542 return true;
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100543 case FFA_RXTX_UNMAP_32:
J-Alves70079932022-12-07 17:32:20 +0000544 *args = api_ffa_rxtx_unmap(ffa_vm_id(*args), current);
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100545 return true;
Federico Recanati644f0462022-03-17 12:04:00 +0100546 case FFA_RX_ACQUIRE_32:
547 *args = api_ffa_rx_acquire(ffa_receiver(*args), current);
548 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100549 case FFA_YIELD_32:
Madhukar Pappireddy184501c2023-05-23 17:24:06 -0500550 *args = api_yield(current, next, args);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100551 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100552 case FFA_MSG_SEND_32:
J-Alves27b71962022-12-12 15:29:58 +0000553 *args = plat_ffa_msg_send(
554 ffa_sender(*args), ffa_receiver(*args),
555 ffa_msg_send_size(*args), current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100556 return true;
Federico Recanati25053ee2022-03-14 15:01:53 +0100557 case FFA_MSG_SEND2_32:
558 *args = api_ffa_msg_send2(ffa_sender(*args),
559 ffa_msg_send2_flags(*args), current);
560 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100561 case FFA_MSG_WAIT_32:
Madhukar Pappireddy5522c672021-12-17 16:35:51 -0600562 *args = api_ffa_msg_wait(current, next, args);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100563 return true;
J-Alvesbc7ab4f2022-12-13 12:09:25 +0000564#if SECURE_WORLD == 0
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600565 case FFA_MSG_POLL_32: {
566 struct vcpu_locked current_locked;
567
568 current_locked = vcpu_lock(current);
J-Alves2ced1672022-12-12 14:35:38 +0000569 *args = plat_ffa_msg_recv(false, current_locked, next);
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600570 vcpu_unlock(&current_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100571 return true;
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600572 }
J-Alvesbc7ab4f2022-12-13 12:09:25 +0000573#endif
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100574 case FFA_RUN_32:
Kathleen Capella036cc592023-11-30 18:26:15 -0500575 /**
576 * Ensure that an FF-A v1.2 endpoint preserves the
577 * runtime state of the calling partition by setting
578 * the extended registers (x8-x17) to zero.
579 */
Karl Meakin0e617d92024-04-05 12:55:22 +0100580 if (current->vm->ffa_version >= FFA_VERSION_1_2 &&
Kathleen Capella036cc592023-11-30 18:26:15 -0500581 !api_extended_args_are_zero(args)) {
582 *args = ffa_error(FFA_INVALID_PARAMETERS);
583 return false;
584 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100585 *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200586 current, next);
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100587 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100588 case FFA_MEM_DONATE_32:
J-Alves95fbb312024-03-20 15:19:16 +0000589 case FFA_MEM_DONATE_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100590 case FFA_MEM_LEND_32:
J-Alves95fbb312024-03-20 15:19:16 +0000591 case FFA_MEM_LEND_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100592 case FFA_MEM_SHARE_32:
J-Alves95fbb312024-03-20 15:19:16 +0000593 case FFA_MEM_SHARE_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100594 *args = api_ffa_mem_send(func, args->arg1, args->arg2,
595 ipa_init(args->arg3), args->arg4,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200596 current);
Andrew Walbran82d6d152019-12-24 15:02:06 +0000597 return true;
J-Alves95fbb312024-03-20 15:19:16 +0000598 case FFA_MEM_RETRIEVE_REQ_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100599 case FFA_MEM_RETRIEVE_REQ_32:
600 *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2,
601 ipa_init(args->arg3),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200602 args->arg4, current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000603 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100604 case FFA_MEM_RELINQUISH_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200605 *args = api_ffa_mem_relinquish(current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000606 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100607 case FFA_MEM_RECLAIM_32:
608 *args = api_ffa_mem_reclaim(
Andrew Walbran1bbe9402020-04-30 16:47:13 +0100609 ffa_assemble_handle(args->arg1, args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200610 current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000611 return true;
Andrew Walbranca808b12020-05-15 17:22:28 +0100612 case FFA_MEM_FRAG_RX_32:
613 *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3,
614 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200615 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100616 return true;
617 case FFA_MEM_FRAG_TX_32:
618 *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3,
619 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200620 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100621 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000622 case FFA_MSG_SEND_DIRECT_REQ_64:
Karl Meakind0356f82024-09-04 13:34:31 +0100623 case FFA_MSG_SEND_DIRECT_REQ_32:
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100624#if SECURE_WORLD == 1
625 if (spmd_handler(args, current)) {
626 return true;
627 }
628#endif
Kathleen Capella41fea932023-06-23 17:39:28 -0400629 case FFA_MSG_SEND_DIRECT_REQ2_64:
Karl Meakin13f09812024-10-28 16:33:23 +0000630 *args = api_ffa_msg_send_direct_req(*args, current, next);
Kathleen Capella41fea932023-06-23 17:39:28 -0400631 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000632 case FFA_MSG_SEND_DIRECT_RESP_64:
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000633 case FFA_MSG_SEND_DIRECT_RESP_32:
Kathleen Capella087e5022023-09-07 18:04:15 -0400634 case FFA_MSG_SEND_DIRECT_RESP2_64:
Karl Meakin13f09812024-10-28 16:33:23 +0000635 *args = api_ffa_msg_send_direct_resp(*args, current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000636 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000637 case FFA_SECONDARY_EP_REGISTER_64:
Olivier Deprezd614d322021-06-18 15:21:00 +0200638 /*
639 * DEN0077A FF-A v1.1 Beta0 section 18.3.2.1.1
640 * The callee must return NOT_SUPPORTED if this function is
641 * invoked by a caller that implements version v1.0 of
642 * the Framework.
643 */
Max Shvetsov40108e72020-08-27 12:39:50 +0100644 *args = api_ffa_secondary_ep_register(ipa_init(args->arg1),
645 current);
646 return true;
J-Alvesa0f317d2021-06-09 13:31:59 +0100647 case FFA_NOTIFICATION_BITMAP_CREATE_32:
648 *args = api_ffa_notification_bitmap_create(
J-Alves19e20cf2023-08-02 12:48:55 +0100649 (ffa_id_t)args->arg1, (ffa_vcpu_count_t)args->arg2,
J-Alvesa0f317d2021-06-09 13:31:59 +0100650 current);
651 return true;
652 case FFA_NOTIFICATION_BITMAP_DESTROY_32:
653 *args = api_ffa_notification_bitmap_destroy(
J-Alves19e20cf2023-08-02 12:48:55 +0100654 (ffa_id_t)args->arg1, current);
J-Alvesa0f317d2021-06-09 13:31:59 +0100655 return true;
J-Alvesc003a7a2021-03-18 13:06:53 +0000656 case FFA_NOTIFICATION_BIND_32:
657 *args = api_ffa_notification_update_bindings(
658 ffa_sender(*args), ffa_receiver(*args), args->arg2,
659 ffa_notifications_bitmap(args->arg3, args->arg4), true,
660 current);
661 return true;
662 case FFA_NOTIFICATION_UNBIND_32:
663 *args = api_ffa_notification_update_bindings(
664 ffa_sender(*args), ffa_receiver(*args), 0,
665 ffa_notifications_bitmap(args->arg3, args->arg4), false,
666 current);
667 return true;
Raghu Krishnamurthyea6d25f2021-09-14 15:27:06 -0700668 case FFA_MEM_PERM_SET_32:
669 case FFA_MEM_PERM_SET_64:
670 *args = api_ffa_mem_perm_set(va_init(args->arg1), args->arg2,
671 args->arg3, current);
672 return true;
673 case FFA_MEM_PERM_GET_32:
674 case FFA_MEM_PERM_GET_64:
675 *args = api_ffa_mem_perm_get(va_init(args->arg1), current);
676 return true;
J-Alvesaa79c012021-07-09 14:29:45 +0100677 case FFA_NOTIFICATION_SET_32:
678 *args = api_ffa_notification_set(
679 ffa_sender(*args), ffa_receiver(*args), args->arg2,
680 ffa_notifications_bitmap(args->arg3, args->arg4),
681 current);
682 return true;
683 case FFA_NOTIFICATION_GET_32:
684 *args = api_ffa_notification_get(
J-Alvesbe6e3032021-11-30 14:54:12 +0000685 ffa_receiver(*args), ffa_notifications_get_vcpu(*args),
686 args->arg2, current);
J-Alvesaa79c012021-07-09 14:29:45 +0100687 return true;
J-Alvesc8e8a222021-06-08 17:33:52 +0100688 case FFA_NOTIFICATION_INFO_GET_64:
689 *args = api_ffa_notification_info_get(current);
690 return true;
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500691 case FFA_INTERRUPT_32:
J-Alves03edf402023-07-21 15:13:49 +0100692 /*
693 * A malicious SP could invoke a HVC/SMC call with
694 * FFA_INTERRUPT_32 as the function argument. Return error to
695 * avoid DoS.
696 */
697 if (current->vm->id != HF_OTHER_WORLD_ID) {
698 *args = ffa_error(FFA_DENIED);
699 return true;
700 }
J-Alvescf0c4712023-08-04 14:41:50 +0100701
702 plat_ffa_handle_secure_interrupt(current, next);
703
704 /*
705 * If the next vCPU belongs to an SP, the next time the NWd
706 * gets resumed these values will be overwritten by the ABI
707 * that used to handover execution back to the NWd.
708 * If the NWd is to be resumed from here, then it will
709 * receive the FFA_NORMAL_WORLD_RESUME ABI which is to signal
710 * that an interrupt has occured, thought it wasn't handled.
711 * This happens when the target vCPU was in preempted state,
712 * and the SP couldn't not be resumed to handle the interrupt.
713 */
714 *args = (struct ffa_value){.func = FFA_NORMAL_WORLD_RESUME};
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500715 return true;
Maksims Svecovs71b76702022-05-20 15:32:58 +0100716 case FFA_CONSOLE_LOG_32:
717 case FFA_CONSOLE_LOG_64:
718 *args = api_ffa_console_log(*args, current);
719 return true;
Kathleen Capella6ab05132023-05-10 12:27:35 -0400720 case FFA_ERROR_32:
721 *args = plat_ffa_error_32(current, next, args->arg2);
722 return true;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100723
Karl Meakina5ea9092024-05-28 15:40:33 +0100724 default:
Karl Meakina5ea9092024-05-28 15:40:33 +0100725 return false;
726 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100727}
728
729/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000730 * Set or clear VI/VF bits according to pending interrupts.
J-Alves6f6bf8a2024-07-25 15:17:57 +0100731 * If `vcpu` is NULL, the function will set it to the currently running
732 * vCPU.
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100733 */
J-Alves6f6bf8a2024-07-25 15:17:57 +0100734static void vcpu_update_virtual_interrupts(struct vcpu *vcpu)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100735{
Manish Pandey35e452f2021-02-18 21:36:34 +0000736 struct vcpu_locked vcpu_locked;
737
J-Alves6f6bf8a2024-07-25 15:17:57 +0100738 if (vcpu == NULL) {
739 vcpu = current();
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100740 }
J-Alves6f6bf8a2024-07-25 15:17:57 +0100741
742 /* Only update to those at the virtual instance. */
743 if (vcpu->vm->el0_partition || !vm_id_is_current_world(vcpu->vm->id)) {
744 return;
745 }
746
747 vcpu_locked = vcpu_lock(vcpu);
748 set_virtual_irq(&vcpu->regs,
749 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
750 set_virtual_fiq(&vcpu->regs,
751 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
752 vcpu_unlock(&vcpu_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100753}
754
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100755/**
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100756 * Handles PSCI and FF-A calls and writes the return value back to the registers
757 * of the vCPU. This is shared between smc_handler and hvc_handler.
758 *
759 * Returns true if the call was handled.
760 */
761static bool hvc_smc_handler(struct ffa_value args, struct vcpu *vcpu,
762 struct vcpu **next)
763{
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000764 const uint32_t func = args.func;
765
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100766 /* Do not expect PSCI calls emitted from within the secure world. */
767#if SECURE_WORLD == 0
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000768 if (psci_handler(vcpu, func, args.arg1, args.arg2, args.arg3,
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100769 &vcpu->regs.r[0], next)) {
770 return true;
771 }
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100772#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100773
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100774 if (ffa_handler(&args, vcpu, next)) {
J-Alves13394022021-06-30 13:48:49 +0100775#if SECURE_WORLD == 1
776 /*
777 * If giving back execution to the NWd, check if the Schedule
Olivier Deprez618c8fc2022-05-30 15:27:49 +0200778 * Receiver Interrupt has been delayed, and trigger it on
779 * current core if so.
J-Alves13394022021-06-30 13:48:49 +0100780 */
781 if ((*next != NULL && (*next)->vm->id == HF_OTHER_WORLD_ID) ||
782 (*next == NULL && vcpu->vm->id == HF_OTHER_WORLD_ID)) {
783 plat_ffa_sri_trigger_if_delayed(vcpu->cpu);
784 }
785#endif
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000786 if (func != FFA_VERSION_32) {
787 struct vm_locked vm_locked = vm_lock(vcpu->vm);
788
789 vm_locked.vm->ffa_version_negotiated = true;
790 vm_unlock(&vm_locked);
791 }
792
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100793 arch_regs_set_retval(&vcpu->regs, args);
J-Alves6f6bf8a2024-07-25 15:17:57 +0100794
795 /*
796 * In case there has been an update after handling the last
797 * ff-a call, update the next vCPU directly in the
798 * register.
799 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000800 vcpu_update_virtual_interrupts(*next);
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100801 return true;
802 }
803
804 return false;
805}
806
807/**
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100808 * Processes SMC instruction calls.
809 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000810static struct vcpu *smc_handler(struct vcpu *vcpu)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100811{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100812 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000813 struct vcpu *next = NULL;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100814
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100815 /* Mask out SMCCC SVE hint bit from function id. */
816 args.func &= ~SMCCC_SVE_HINT_MASK;
817
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100818 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000819 return next;
Andrew Walbran4579f7002019-08-30 16:24:58 +0100820 }
821
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000822 smc_forwarder(vcpu->vm, &args);
823 arch_regs_set_retval(&vcpu->regs, args);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000824 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100825}
826
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100827#if SECURE_WORLD == 1
828
829/**
830 * Called from other_world_loop return from SMC.
831 * Processes SMC calls originating from the NWd.
832 */
833struct vcpu *smc_handler_from_nwd(struct vcpu *vcpu)
834{
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100835 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100836 struct vcpu *next = NULL;
837
Olivier Deprez5b588332023-09-05 15:08:48 +0200838 plat_save_ns_simd_context(vcpu);
839
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100840 /* Mask out SMCCC SVE hint bit from function id. */
841 args.func &= ~SMCCC_SVE_HINT_MASK;
842
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100843 if (hvc_smc_handler(args, vcpu, &next)) {
844 return next;
845 }
846
847 /*
848 * If the SMC emitted by the normal world is not handled in the secure
849 * world then return an error stating such ABI is not supported. Only
850 * FF-A calls are supported. We cannot return SMCCC_ERROR_UNKNOWN
851 * directly because the SPMD smc handler would not recognize it as a
852 * standard FF-A call returning from the SPMC.
853 */
854 arch_regs_set_retval(&vcpu->regs, ffa_error(FFA_NOT_SUPPORTED));
855
856 return NULL;
857}
858
859#endif
860
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000861/*
862 * Exception vector offsets.
863 * See Arm Architecture Reference Manual Armv8-A, D1.10.2.
864 */
865
866/**
867 * Offset for synchronous exceptions at current EL with SPx.
868 */
869#define OFFSET_CURRENT_SPX UINT64_C(0x200)
870
871/**
872 * Offset for synchronous exceptions at lower EL using AArch64.
873 */
874#define OFFSET_LOWER_EL_64 UINT64_C(0x400)
875
876/**
877 * Offset for synchronous exceptions at lower EL using AArch32.
878 */
879#define OFFSET_LOWER_EL_32 UINT64_C(0x600)
880
881/**
882 * Returns the address for the exception handler at EL1.
883 */
884static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu)
885{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800886 uintreg_t base_addr = has_vhe_support() ? read_msr(MSR_VBAR_EL12)
887 : read_msr(vbar_el1);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000888 uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK;
889 bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32;
890
891 if (pe_mode == PSR_PE_MODE_EL0T) {
892 if (is_arch32) {
893 base_addr += OFFSET_LOWER_EL_32;
894 } else {
895 base_addr += OFFSET_LOWER_EL_64;
896 }
897 } else {
898 CHECK(!is_arch32);
899 base_addr += OFFSET_CURRENT_SPX;
900 }
901
902 return base_addr;
903}
904
905/**
Fuad Tabbab86325a2020-01-10 13:38:15 +0000906 * Injects an exception with the specified Exception Syndrom Register value into
907 * the EL1.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000908 *
909 * NOTE: This function assumes that the lazy registers haven't been saved, and
910 * writes to the lazy registers of the CPU directly instead of the vCPU.
911 */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100912static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value,
913 uintreg_t far_el1_value)
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000914{
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000915 uintreg_t handler_address = get_el1_exception_handler_addr(vcpu);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000916
917 /* Update the CPU state to inject the exception. */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800918 if (has_vhe_support()) {
919 write_msr(MSR_ESR_EL12, esr_el1_value);
920 write_msr(MSR_FAR_EL12, far_el1_value);
921 write_msr(MSR_ELR_EL12, vcpu->regs.pc);
922 write_msr(MSR_SPSR_EL12, vcpu->regs.spsr);
923 } else {
924 write_msr(esr_el1, esr_el1_value);
925 write_msr(far_el1, far_el1_value);
926 write_msr(elr_el1, vcpu->regs.pc);
927 write_msr(spsr_el1, vcpu->regs.spsr);
928 }
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000929
930 /*
931 * Mask (disable) interrupts and run in EL1h mode.
932 * EL1h mode is used because by default, taking an exception selects the
933 * stack pointer for the target Exception level. The software can change
934 * that later in the handler if needed.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000935 */
936 vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H;
937
938 /* Transfer control to the exception hander. */
939 vcpu->regs.pc = handler_address;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000940}
941
942/**
943 * Injects a Data Abort exception (same exception level).
944 */
945static void inject_el1_data_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100946 uintreg_t esr_el2,
947 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000948{
949 /*
950 * ISS encoding remains the same, but the EC is changed to reflect
951 * where the exception came from.
952 * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982.
953 */
954 uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
955 (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET);
956
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100957 dlog_notice("Injecting Data Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000958 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000959
Fuad Tabbac3847c72020-08-11 09:32:25 +0100960 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000961}
962
963/**
964 * Injects a Data Abort exception (same exception level).
965 */
966static void inject_el1_instruction_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100967 uintreg_t esr_el2,
968 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000969{
970 /*
971 * ISS encoding remains the same, but the EC is changed to reflect
972 * where the exception came from.
973 * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980.
974 */
975 uintreg_t esr_el1_value =
976 GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
977 (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET);
978
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100979 dlog_notice("Injecting Instruction Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000980 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000981
Fuad Tabbac3847c72020-08-11 09:32:25 +0100982 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000983}
984
985/**
986 * Injects an exception with an unknown reason into the EL1.
987 */
988static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2)
989{
990 uintreg_t esr_el1_value =
991 GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET);
Fuad Tabbac3847c72020-08-11 09:32:25 +0100992
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200993 dlog_notice("Injecting Unknown Reason exception into VM %#x.\n",
994 vcpu->vm->id);
995
Fuad Tabbac3847c72020-08-11 09:32:25 +0100996 /*
997 * The value of the far_el2 register is UNKNOWN in this case,
998 * therefore, don't propagate it to avoid leaking sensitive information.
999 */
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001000 inject_el1_exception(vcpu, esr_el1_value, 0);
1001}
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001002
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001003/**
1004 * Injects an exception because of a system register trap.
1005 */
1006static void inject_el1_sysreg_trap_exception(struct vcpu *vcpu,
1007 uintreg_t esr_el2)
1008{
1009 char *direction_str = ISS_IS_READ(esr_el2) ? "read" : "write";
1010
Andrew Walbran17eebf92020-02-05 16:35:49 +00001011 dlog_notice(
Karl Meakine8937d92024-03-19 16:04:25 +00001012 "Trapped access to system register %s: op0=%lu, op1=%lu, "
1013 "crn=%lu, "
1014 "crm=%lu, op2=%lu, rt=%lu.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +00001015 direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2),
1016 GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2),
1017 GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2));
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001018
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001019 inject_el1_unknown_exception(vcpu, esr_el2);
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001020}
1021
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001022static struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001023{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001024 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran59182d52019-09-23 17:55:39 +01001025 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001026
Olivier Deprez79dbd6f2023-11-29 16:12:36 +01001027 /* Mask out SMCCC SVE hint bit from function id. */
1028 args.func &= ~SMCCC_SVE_HINT_MASK;
1029
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001030 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +01001031 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +01001032 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +01001033
Andrew Walbran7f920af2019-09-03 17:09:30 +01001034 switch (args.func) {
J-Alves15e30262024-10-14 11:56:07 +01001035#if SECURE_WORLD == 1
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001036 case HF_INTERRUPT_DEACTIVATE:
1037 vcpu->regs.r[0] = plat_ffa_interrupt_deactivate(
1038 args.arg1, args.arg2, vcpu);
1039 break;
Madhukar Pappireddy72d23932023-07-24 15:57:28 -05001040
1041 case HF_INTERRUPT_RECONFIGURE:
1042 vcpu->regs.r[0] = plat_ffa_interrupt_reconfigure(
1043 args.arg1, args.arg2, args.arg3, vcpu);
1044 break;
Daniel Boulbyf3cf28c2024-08-22 10:46:23 +01001045
1046 case HF_INTERRUPT_SEND_IPI:
1047 vcpu->regs.r[0] = api_hf_interrupt_send_ipi(args.arg1, vcpu);
1048 break;
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001049#endif
Olivier Deprez109c6d42023-11-29 14:58:47 +01001050 case HF_INTERRUPT_ENABLE:
1051 vcpu->regs.r[0] = api_interrupt_enable(args.arg1, args.arg2,
1052 args.arg3, vcpu);
1053 break;
1054
Madhukar Pappireddyc64d0642024-08-07 16:55:46 -05001055 case HF_INTERRUPT_GET: {
1056 struct vcpu_locked current_locked;
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001057
Madhukar Pappireddyc64d0642024-08-07 16:55:46 -05001058 current_locked = vcpu_lock(vcpu);
1059 vcpu->regs.r[0] = plat_ffa_interrupt_get(current_locked);
1060 vcpu_unlock(&current_locked);
1061 break;
1062 }
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001063 default:
Andrew Walbran59182d52019-09-23 17:55:39 +01001064 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
J-Alves33172402024-08-15 13:15:34 +01001065 dlog_verbose("Unsupported function %#lx\n", args.func);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001066 }
1067
J-Alves6f6bf8a2024-07-25 15:17:57 +01001068 /*
1069 * In case there has been an update after handling the last
1070 * hypervisor call, update the next vCPU directly in the register.
1071 */
Manish Pandey35e452f2021-02-18 21:36:34 +00001072 vcpu_update_virtual_interrupts(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +00001073
Andrew Walbran59182d52019-09-23 17:55:39 +01001074 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001075}
1076
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001077struct vcpu *irq_lower(void)
1078{
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001079#if SECURE_WORLD == 1
1080 struct vcpu *next = NULL;
1081
J-Alves03edf402023-07-21 15:13:49 +01001082 plat_ffa_handle_secure_interrupt(current(), &next);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001083
1084 /*
1085 * Since we are in interrupt context, set the bit for the
1086 * next vCPU directly in the register.
1087 */
1088 vcpu_update_virtual_interrupts(next);
1089
1090 return next;
1091#else
Andrew Scull9726c252019-01-23 13:44:19 +00001092 /*
1093 * Switch back to primary VM, interrupts will be handled there.
1094 *
1095 * If the VM has aborted, this vCPU will be aborted when the scheduler
1096 * tries to run it again. This means the interrupt will not be delayed
1097 * by the aborted VM.
1098 *
1099 * TODO: Only switch when the interrupt isn't for the current VM.
1100 */
Andrew Scull33fecd32019-01-08 14:48:27 +00001101 return api_preempt(current());
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001102#endif
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001103}
1104
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -06001105#if SECURE_WORLD == 1
1106static void spmd_group0_intr_delegate(void)
1107{
1108 struct ffa_value ret;
1109
1110 dlog_verbose("Delegating Group0 interrupt to SPMD\n");
1111
1112 ret = smc_ffa_call((struct ffa_value){.func = FFA_EL3_INTR_HANDLE_32});
1113
1114 /* Check if the Group0 interrupt was handled successfully. */
1115 CHECK(ret.func == FFA_SUCCESS_32);
1116}
1117#endif
1118
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001119struct vcpu *fiq_lower(void)
1120{
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001121#if SECURE_WORLD == 1
1122 struct vcpu_locked current_locked;
1123 struct vcpu *current_vcpu = current();
Daniel Boulby4dd3f532021-09-21 09:57:08 +01001124 int64_t ret;
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001125 uint32_t intid;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001126
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001127 intid = get_highest_pending_g0_interrupt_id();
1128
1129 /* Check for the highest priority pending Group0 interrupt. */
1130 if (intid != SPURIOUS_INTID_OTHER_WORLD) {
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -06001131 /* Delegate handling of Group0 interrupt to EL3 firmware. */
1132 spmd_group0_intr_delegate();
1133
1134 /* Resume current vCPU. */
1135 return NULL;
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001136 }
1137
1138 /*
1139 * A special interrupt indicating there is no pending interrupt
1140 * with sufficient priority for current security state. This
1141 * means a non-secure interrupt is pending.
1142 */
Madhukar Pappireddyc40f55f2022-06-22 11:00:41 -05001143 assert(current_vcpu->vm->ns_interrupts_action != NS_ACTION_QUEUED);
1144
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +01001145 if (plat_ffa_vm_managed_exit_supported(current_vcpu->vm)) {
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001146 uint8_t pmr = plat_interrupts_get_priority_mask();
1147
Madhukar Pappireddy025a4512024-10-14 22:09:19 -05001148 /*
1149 * Mask non-secure interrupt from triggering again till the
1150 * vCPU completes the managed exit sequenece.
1151 */
1152 plat_interrupts_set_priority_mask(SWD_MASK_NS_INT);
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001153
1154 current_locked = vcpu_lock(current_vcpu);
Madhukar Pappireddy025a4512024-10-14 22:09:19 -05001155 current_vcpu->prev_interrupt_priority = pmr;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001156 ret = api_interrupt_inject_locked(current_locked,
1157 HF_MANAGED_EXIT_INTID,
Madhukar Pappireddybd10e572023-03-06 16:39:49 -06001158 current_locked, NULL);
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001159 if (ret != 0) {
1160 panic("Failed to inject managed exit interrupt\n");
1161 }
1162
1163 /* Entering managed exit sequence. */
1164 current_vcpu->processing_managed_exit = true;
1165
1166 vcpu_unlock(&current_locked);
1167
1168 /*
1169 * Since we are in interrupt context, set the bit for the
1170 * current vCPU directly in the register.
1171 */
1172 vcpu_update_virtual_interrupts(NULL);
1173
1174 /* Resume current vCPU. */
1175 return NULL;
1176 }
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001177
Madhukar Pappireddyd46c06e2022-06-21 18:14:52 -05001178 /*
1179 * Unwind Normal World Scheduled Call chain in response to NS
1180 * Interrupt.
1181 */
1182 return plat_ffa_unwind_nwd_call_chain_interrupt(current_vcpu);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001183#else
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001184 return irq_lower();
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001185#endif
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001186}
1187
Fuad Tabbad1d67982020-01-08 11:28:29 +00001188noreturn struct vcpu *serr_lower(void)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001189{
Fuad Tabbad1d67982020-01-08 11:28:29 +00001190 /*
1191 * SError exceptions should be isolated and handled by the responsible
1192 * VM/exception level. Getting here indicates a bug, that isolation is
1193 * not working, or a processor that does not support ARMv8.2-IESB, in
1194 * which case Hafnium routes SError exceptions to EL2 (here).
1195 */
1196 panic("SError from a lower exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001197}
1198
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001199/**
1200 * Initialises a fault info structure. It assumes that an FnV bit exists at
1201 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
1202 * the ESR (the fault status code) are 010000; this is the case for both
1203 * instruction and data aborts, but not necessarily for other exception reasons.
1204 */
1205static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +01001206 const struct vcpu *vcpu,
1207 uint32_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001208{
1209 uint32_t fsc = esr & 0x3f;
1210 struct vcpu_fault_info r;
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001211 uint64_t hpfar_el2_val;
1212 uint64_t hpfar_el2_fipa;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001213
1214 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001215 r.pc = va_init(vcpu->regs.pc);
1216
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001217 /* Get Hypervisor IPA Fault Address value. */
1218 hpfar_el2_val = read_msr(hpfar_el2);
1219
1220 /* Extract Faulting IPA. */
1221 hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8;
1222
1223#if SECURE_WORLD == 1
1224
1225 /**
1226 * Determine if faulting IPA targets NS space.
1227 * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if
1228 * the faulting Stage-1 address output is a secure or non-secure IPA.
1229 */
1230 if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) {
1231 r.mode |= MM_MODE_NS;
1232 }
1233
1234#endif
1235
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001236 /*
1237 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
1238 * indicates that we cannot rely on far_el2.
1239 */
Karl Meakin5a133552024-05-30 16:06:27 +01001240 if (fsc == 0x10 && GET_ESR_FNV(esr)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001241 r.vaddr = va_init(0);
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001242 r.ipaddr = ipa_init(hpfar_el2_fipa);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001243 } else {
1244 r.vaddr = va_init(read_msr(far_el2));
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001245 r.ipaddr = ipa_init(hpfar_el2_fipa |
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001246 (read_msr(far_el2) & (PAGE_SIZE - 1)));
1247 }
1248
1249 return r;
1250}
1251
Fuad Tabbac3847c72020-08-11 09:32:25 +01001252struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001253{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +01001254 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001255 struct vcpu_fault_info info;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001256 struct vcpu *new_vcpu = NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001257 uintreg_t ec = GET_ESR_EC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001258 bool is_el0_partition = vcpu->vm->el0_partition;
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001259 bool resume = false;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001260
Fuad Tabbac76466d2019-09-06 10:42:12 +01001261 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001262 case EC_WFI_WFE:
Andrew Walbran48196eb2019-03-04 14:56:24 +00001263 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001264 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001265
1266 /*
1267 * For EL0 partitions, treat both WFI and WFE the same way so
1268 * that FFA_RUN can be called on the partition to resume it. If
1269 * we treat WFI using api_wait_for_interrupt, the VCPU will be
1270 * in blocked waiting for interrupt but we cannot inject
1271 * interrupts into EL0 partitions.
1272 */
1273 if (is_el0_partition) {
Madhukar Pappireddy184501c2023-05-23 17:24:06 -05001274 api_yield(vcpu, &new_vcpu, NULL);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001275 return new_vcpu;
1276 }
1277
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001278 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +01001279 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +00001280 /* WFE */
1281 /*
1282 * TODO: consider giving the scheduler more context,
1283 * somehow.
1284 */
Madhukar Pappireddy184501c2023-05-23 17:24:06 -05001285 api_yield(vcpu, &new_vcpu, NULL);
Jose Marinho135dff32019-02-28 10:25:57 +00001286 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +01001287 }
Andrew Walbran48196eb2019-03-04 14:56:24 +00001288 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +00001289 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001290
Fuad Tabbab86325a2020-01-10 13:38:15 +00001291 case EC_DATA_ABORT_LOWER_EL:
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001292 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +01001293 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001294
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001295 resume = vcpu_handle_page_fault(vcpu, &info);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001296 if (is_el0_partition) {
1297 dlog_warning("Data abort on EL0 partition\n");
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001298 /*
1299 * Abort EL0 context if we should not resume the
1300 * context, or it is an alignment fault.
1301 * vcpu_handle_page_fault() only checks the mode of the
1302 * page in an architecture agnostic way but alignment
1303 * faults on aarch64 can happen on a correctly mapped
1304 * page.
1305 */
1306 if (!resume || ((esr & 0x3f) == 0x21)) {
1307 return api_abort(vcpu);
1308 }
1309 }
1310
1311 if (resume) {
1312 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001313 }
1314
Fuad Tabbab86325a2020-01-10 13:38:15 +00001315 /* Inform the EL1 of the data abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001316 inject_el1_data_abort_exception(vcpu, esr, far);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001317
Fuad Tabbab86325a2020-01-10 13:38:15 +00001318 /* Schedule the same VM to continue running. */
1319 return NULL;
1320
1321 case EC_INSTRUCTION_ABORT_LOWER_EL:
Andrew Sculld3cfaad2019-04-04 11:34:10 +01001322 info = fault_info_init(esr, vcpu, MM_MODE_X);
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001323
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001324 if (vcpu_handle_page_fault(vcpu, &info)) {
1325 return NULL;
1326 }
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001327
1328 if (is_el0_partition) {
1329 dlog_warning("Instruction abort on EL0 partition\n");
1330 return api_abort(vcpu);
1331 }
1332
Fuad Tabbab86325a2020-01-10 13:38:15 +00001333 /* Inform the EL1 of the instruction abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001334 inject_el1_instruction_abort_exception(vcpu, esr, far);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +01001335
Fuad Tabbab86325a2020-01-10 13:38:15 +00001336 /* Schedule the same VM to continue running. */
1337 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001338 case EC_SVC:
1339 CHECK(is_el0_partition);
1340 return hvc_handler(vcpu);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001341 case EC_HVC:
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001342 if (is_el0_partition) {
1343 dlog_warning("Unexpected HVC Trap on EL0 partition\n");
1344 return api_abort(vcpu);
1345 }
Andrew Walbran59182d52019-09-23 17:55:39 +01001346 return hvc_handler(vcpu);
1347
Fuad Tabbab86325a2020-01-10 13:38:15 +00001348 case EC_SMC: {
Andrew Scullc960c032018-10-24 15:13:35 +01001349 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001350 struct vcpu *next = smc_handler(vcpu);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001351
1352 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001353 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001354
Andrew Walbran33645652019-04-15 12:29:31 +01001355 return next;
Andrew Scullc960c032018-10-24 15:13:35 +01001356 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001357
Fuad Tabbab86325a2020-01-10 13:38:15 +00001358 case EC_MSR:
Fuad Tabbac76466d2019-09-06 10:42:12 +01001359 /*
1360 * NOTE: This should never be reached because it goes through a
1361 * separate path handled by handle_system_register_access().
1362 */
1363 panic("Handled by handle_system_register_access().");
1364
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001365 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +00001366 dlog_notice(
Karl Meakine8937d92024-03-19 16:04:25 +00001367 "Unknown lower sync exception pc=%#lx, esr=%#lx, "
1368 "ec=%#lx\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +00001369 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +00001370 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001371 }
1372
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001373 if (is_el0_partition) {
1374 return api_abort(vcpu);
1375 }
1376
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001377 /*
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001378 * The exception wasn't handled. Inject to the VM to give it chance to
1379 * handle as an unknown exception.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001380 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001381 inject_el1_unknown_exception(vcpu, esr);
1382
1383 /* Schedule the same VM to continue running. */
1384 return NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001385}
1386
Fuad Tabbac76466d2019-09-06 10:42:12 +01001387/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +00001388 * Handles EC = 011000, MSR, MRS instruction traps.
Fuad Tabbaed294af2019-12-20 10:43:01 +00001389 * Returns non-null ONLY if the access failed and the vCPU is changing.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001390 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001391void handle_system_register_access(uintreg_t esr_el2)
Fuad Tabbac76466d2019-09-06 10:42:12 +01001392{
1393 struct vcpu *vcpu = current();
J-Alves19e20cf2023-08-02 12:48:55 +01001394 ffa_id_t vm_id = vcpu->vm->id;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001395 uintreg_t ec = GET_ESR_EC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001396
Fuad Tabbab86325a2020-01-10 13:38:15 +00001397 CHECK(ec == EC_MSR);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001398 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001399 * Handle accesses to debug and performance monitor registers.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001400 * Inject an exception for unhandled/unsupported registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001401 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001402 if (debug_el1_is_register_access(esr_el2)) {
1403 if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001404 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001405 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001406 }
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001407 } else if (perfmon_is_register_access(esr_el2)) {
1408 if (!perfmon_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001409 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001410 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001411 }
Fuad Tabba77a4b012019-11-15 12:13:08 +00001412 } else if (feature_id_is_register_access(esr_el2)) {
1413 if (!feature_id_process_access(vcpu, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001414 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001415 return;
Fuad Tabba77a4b012019-11-15 12:13:08 +00001416 }
Madhukar Pappireddyf684d192024-09-25 14:35:57 -05001417 } else if (el1_physical_timer_is_register_access(esr_el2)) {
1418 if (!el1_physical_timer_process_access(vcpu, esr_el2)) {
1419 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
1420 return;
1421 }
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001422 } else {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001423 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001424 return;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001425 }
1426
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001427 /* Instruction was fulfilled. Skip it and run the next one. */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001428 vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001429}