Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 1 | /* |
| 2 | * SPDX-License-Identifier: BSD-3-Clause |
| 3 | * |
| 4 | * SPDX-FileCopyrightText: Copyright TF-RMM Contributors. |
| 5 | */ |
| 6 | |
| 7 | #include <arch.h> |
| 8 | #include <arch_helpers.h> |
| 9 | #include <attestation_token.h> |
| 10 | #include <buffer.h> |
| 11 | #include <esr.h> |
| 12 | #include <exit.h> |
| 13 | #include <fpu_helpers.h> |
| 14 | #include <gic.h> |
| 15 | #include <granule.h> |
| 16 | #include <inject_exp.h> |
| 17 | #include <memory_alloc.h> |
| 18 | #include <psci.h> |
| 19 | #include <realm.h> |
| 20 | #include <realm_attest.h> |
| 21 | #include <rec.h> |
| 22 | #include <rsi-config.h> |
| 23 | #include <rsi-handler.h> |
| 24 | #include <rsi-host-call.h> |
| 25 | #include <rsi-logger.h> |
| 26 | #include <rsi-memory.h> |
| 27 | #include <rsi-walk.h> |
| 28 | #include <smc-rmi.h> |
| 29 | #include <smc-rsi.h> |
| 30 | #include <status.h> |
| 31 | #include <sve.h> |
| 32 | #include <sysreg_traps.h> |
| 33 | #include <table.h> |
| 34 | |
| 35 | void save_fpu_state(struct fpu_state *fpu); |
| 36 | void restore_fpu_state(struct fpu_state *fpu); |
| 37 | |
| 38 | static void system_abort(void) |
| 39 | { |
| 40 | /* |
| 41 | * TODO: report the abort to the EL3. |
| 42 | * We need to establish the exact EL3 API first. |
| 43 | */ |
| 44 | assert(false); |
| 45 | } |
| 46 | |
| 47 | static bool fixup_aarch32_data_abort(struct rec *rec, unsigned long *esr) |
| 48 | { |
| 49 | unsigned long spsr = read_spsr_el2(); |
| 50 | |
| 51 | if ((spsr & SPSR_EL2_nRW_AARCH32) != 0UL) { |
| 52 | /* |
| 53 | * mmio emulation of AArch32 reads/writes is not supported. |
| 54 | */ |
| 55 | *esr &= ~ESR_EL2_ABORT_ISV_BIT; |
| 56 | return true; |
| 57 | } |
| 58 | return false; |
| 59 | } |
| 60 | |
| 61 | static unsigned long get_dabt_write_value(struct rec *rec, unsigned long esr) |
| 62 | { |
| 63 | unsigned int rt = esr_srt(esr); |
| 64 | |
| 65 | /* Handle xzr */ |
| 66 | if (rt == 31U) { |
| 67 | return 0UL; |
| 68 | } |
| 69 | return rec->regs[rt] & access_mask(esr); |
| 70 | } |
| 71 | |
| 72 | /* |
| 73 | * Returns 'true' if access from @rec to @addr is within the Protected IPA space. |
| 74 | */ |
| 75 | static bool access_in_rec_par(struct rec *rec, unsigned long addr) |
| 76 | { |
| 77 | /* |
| 78 | * It is OK to check only the base address of the access because: |
| 79 | * - The Protected IPA space starts at address zero. |
| 80 | * - The IPA width is below 64 bits, therefore the access cannot |
| 81 | * wrap around. |
| 82 | */ |
| 83 | return addr_in_rec_par(rec, addr); |
| 84 | } |
| 85 | |
| 86 | /* |
| 87 | * Returns 'true' if the @ipa is in PAR and its RIPAS is 'empty'. |
| 88 | * |
| 89 | * @ipa must be aligned to the granule size. |
| 90 | */ |
| 91 | static bool ipa_is_empty(unsigned long ipa, struct rec *rec) |
| 92 | { |
| 93 | unsigned long s2tte, *ll_table; |
| 94 | struct rtt_walk wi; |
| 95 | enum ripas ripas; |
| 96 | bool ret; |
| 97 | |
| 98 | assert(GRANULE_ALIGNED(ipa)); |
| 99 | |
| 100 | if (!addr_in_rec_par(rec, ipa)) { |
| 101 | return false; |
| 102 | } |
| 103 | granule_lock(rec->realm_info.g_rtt, GRANULE_STATE_RTT); |
| 104 | |
| 105 | rtt_walk_lock_unlock(rec->realm_info.g_rtt, |
| 106 | rec->realm_info.s2_starting_level, |
| 107 | rec->realm_info.ipa_bits, |
| 108 | ipa, RTT_PAGE_LEVEL, &wi); |
| 109 | |
| 110 | ll_table = granule_map(wi.g_llt, SLOT_RTT); |
| 111 | s2tte = s2tte_read(&ll_table[wi.index]); |
| 112 | |
| 113 | if (s2tte_is_destroyed(s2tte)) { |
| 114 | ret = false; |
| 115 | goto out_unmap_ll_table; |
| 116 | } |
| 117 | ripas = s2tte_get_ripas(s2tte); |
| 118 | ret = (ripas == RMI_EMPTY); |
| 119 | |
| 120 | out_unmap_ll_table: |
| 121 | buffer_unmap(ll_table); |
| 122 | granule_unlock(wi.g_llt); |
| 123 | return ret; |
| 124 | } |
| 125 | |
| 126 | static bool fsc_is_external_abort(unsigned long fsc) |
| 127 | { |
| 128 | if (fsc == ESR_EL2_ABORT_FSC_SEA) { |
| 129 | return true; |
| 130 | } |
| 131 | |
| 132 | if ((fsc >= ESR_EL2_ABORT_FSC_SEA_TTW_START) && |
| 133 | (fsc <= ESR_EL2_ABORT_FSC_SEA_TTW_END)) { |
| 134 | return true; |
| 135 | } |
| 136 | |
| 137 | return false; |
| 138 | } |
| 139 | |
| 140 | /* |
| 141 | * Handles Data/Instruction Aborts at a lower EL with External Abort fault |
| 142 | * status code (D/IFSC). |
| 143 | * Returns 'true' if the exception is the external abort and the `rec_exit` |
| 144 | * structure is populated, 'false' otherwise. |
| 145 | */ |
| 146 | static bool handle_sync_external_abort(struct rec *rec, |
| 147 | struct rmi_rec_exit *rec_exit, |
| 148 | unsigned long esr) |
| 149 | { |
| 150 | unsigned long fsc = esr & ESR_EL2_ABORT_FSC_MASK; |
| 151 | unsigned long set = esr & ESR_EL2_ABORT_SET_MASK; |
| 152 | |
| 153 | if (!fsc_is_external_abort(fsc)) { |
| 154 | return false; |
| 155 | } |
| 156 | |
| 157 | switch (set) { |
| 158 | case ESR_EL2_ABORT_SET_UER: |
| 159 | /* |
| 160 | * The recoverable SEA. |
| 161 | * Inject the sync. abort into the Realm. |
| 162 | * Report the exception to the host. |
| 163 | */ |
| 164 | inject_sync_idabort(ESR_EL2_ABORT_FSC_SEA); |
| 165 | /* |
| 166 | * Fall through. |
| 167 | */ |
| 168 | case ESR_EL2_ABORT_SET_UEO: |
| 169 | /* |
| 170 | * The restartable SEA. |
| 171 | * Report the exception to the host. |
| 172 | * The REC restarts the same instruction. |
| 173 | */ |
| 174 | rec_exit->esr = esr & ESR_NONEMULATED_ABORT_MASK; |
| 175 | |
| 176 | /* |
| 177 | * The value of the HPFAR_EL2 is not provided to the host as |
| 178 | * it is undefined for external aborts. |
| 179 | * |
| 180 | * We also don't provide the content of FAR_EL2 because it |
| 181 | * has no practical value to the host without the HPFAR_EL2. |
| 182 | */ |
| 183 | break; |
| 184 | case ESR_EL2_ABORT_SET_UC: |
| 185 | /* |
| 186 | * The uncontainable SEA. |
| 187 | * Fatal to the system. |
| 188 | */ |
| 189 | system_abort(); |
| 190 | break; |
| 191 | default: |
| 192 | assert(false); |
| 193 | } |
| 194 | |
| 195 | return true; |
| 196 | } |
| 197 | |
| 198 | void emulate_stage2_data_abort(struct rec *rec, |
| 199 | struct rmi_rec_exit *rec_exit, |
| 200 | unsigned long rtt_level) |
| 201 | { |
| 202 | unsigned long fipa = rec->regs[1]; |
| 203 | |
| 204 | assert(rtt_level <= RTT_PAGE_LEVEL); |
| 205 | |
| 206 | /* |
| 207 | * Setup Exception Syndrom Register to emulate a real data abort |
| 208 | * and return to NS host to handle it. |
| 209 | */ |
| 210 | rec_exit->esr = (ESR_EL2_EC_DATA_ABORT | |
| 211 | (ESR_EL2_ABORT_FSC_TRANSLATION_FAULT_L0 + rtt_level)); |
| 212 | rec_exit->far = 0UL; |
| 213 | rec_exit->hpfar = fipa >> HPFAR_EL2_FIPA_OFFSET; |
| 214 | rec_exit->exit_reason = RMI_EXIT_SYNC; |
| 215 | } |
| 216 | |
| 217 | /* |
| 218 | * Returns 'true' if the abort is handled and the RMM should return to the Realm, |
| 219 | * and returns 'false' if the exception should be reported to the HS host. |
| 220 | */ |
| 221 | static bool handle_data_abort(struct rec *rec, struct rmi_rec_exit *rec_exit, |
| 222 | unsigned long esr) |
| 223 | { |
| 224 | unsigned long far = 0UL; |
| 225 | unsigned long hpfar = read_hpfar_el2(); |
| 226 | unsigned long fipa = (hpfar & HPFAR_EL2_FIPA_MASK) << HPFAR_EL2_FIPA_OFFSET; |
| 227 | unsigned long write_val = 0UL; |
| 228 | |
| 229 | if (handle_sync_external_abort(rec, rec_exit, esr)) { |
| 230 | /* |
| 231 | * All external aborts are immediately reported to the host. |
| 232 | */ |
| 233 | return false; |
| 234 | } |
| 235 | |
| 236 | /* |
| 237 | * The memory access that crosses a page boundary may cause two aborts |
| 238 | * with `hpfar_el2` values referring to two consecutive pages. |
| 239 | * |
| 240 | * Insert the SEA and return to the Realm if the granule's RIPAS is EMPTY. |
| 241 | */ |
| 242 | if (ipa_is_empty(fipa, rec)) { |
| 243 | inject_sync_idabort(ESR_EL2_ABORT_FSC_SEA); |
| 244 | return true; |
| 245 | } |
| 246 | |
| 247 | if (fixup_aarch32_data_abort(rec, &esr) || |
| 248 | access_in_rec_par(rec, fipa)) { |
| 249 | esr &= ESR_NONEMULATED_ABORT_MASK; |
| 250 | goto end; |
| 251 | } |
| 252 | |
| 253 | if (esr_is_write(esr)) { |
| 254 | write_val = get_dabt_write_value(rec, esr); |
| 255 | } |
| 256 | |
| 257 | far = read_far_el2() & ~GRANULE_MASK; |
| 258 | esr &= ESR_EMULATED_ABORT_MASK; |
| 259 | |
| 260 | end: |
| 261 | rec_exit->esr = esr; |
| 262 | rec_exit->far = far; |
| 263 | rec_exit->hpfar = hpfar; |
| 264 | rec_exit->gprs[0] = write_val; |
| 265 | |
| 266 | return false; |
| 267 | } |
| 268 | |
| 269 | /* |
| 270 | * Returns 'true' if the abort is handled and the RMM should return to the Realm, |
| 271 | * and returns 'false' if the exception should be reported to the NS host. |
| 272 | */ |
| 273 | static bool handle_instruction_abort(struct rec *rec, struct rmi_rec_exit *rec_exit, |
| 274 | unsigned long esr) |
| 275 | { |
| 276 | unsigned long fsc = esr & ESR_EL2_ABORT_FSC_MASK; |
| 277 | unsigned long fsc_type = fsc & ~ESR_EL2_ABORT_FSC_LEVEL_MASK; |
| 278 | unsigned long hpfar = read_hpfar_el2(); |
| 279 | unsigned long fipa = (hpfar & HPFAR_EL2_FIPA_MASK) << HPFAR_EL2_FIPA_OFFSET; |
| 280 | |
| 281 | if (handle_sync_external_abort(rec, rec_exit, esr)) { |
| 282 | /* |
| 283 | * All external aborts are immediately reported to the host. |
| 284 | */ |
| 285 | return false; |
| 286 | } |
| 287 | |
| 288 | /* |
| 289 | * Insert the SEA and return to the Realm if: |
| 290 | * - The instruction abort is at an Unprotected IPA, or |
| 291 | * - The granule's RIPAS is EMPTY |
| 292 | */ |
| 293 | if (!access_in_rec_par(rec, fipa) || ipa_is_empty(fipa, rec)) { |
| 294 | inject_sync_idabort(ESR_EL2_ABORT_FSC_SEA); |
| 295 | return true; |
| 296 | } |
| 297 | |
| 298 | if (fsc_type != ESR_EL2_ABORT_FSC_TRANSLATION_FAULT) { |
| 299 | unsigned long far = read_far_el2(); |
| 300 | |
| 301 | /* |
| 302 | * TODO: Should this ever happen, or is it an indication of an |
| 303 | * internal consistency failure in the RMM which should lead |
| 304 | * to a panic instead? |
| 305 | */ |
| 306 | |
| 307 | ERROR("Unhandled instruction abort:\n"); |
| 308 | ERROR(" FSC: %12s0x%02lx\n", " ", fsc); |
| 309 | ERROR(" FAR: %16lx\n", far); |
| 310 | ERROR(" HPFAR: %16lx\n", hpfar); |
| 311 | return false; |
| 312 | } |
| 313 | |
| 314 | rec_exit->hpfar = hpfar; |
| 315 | rec_exit->esr = esr & ESR_NONEMULATED_ABORT_MASK; |
| 316 | |
| 317 | return false; |
| 318 | } |
| 319 | |
| 320 | /* |
| 321 | * Return 'false' if no IRQ is pending, |
| 322 | * return 'true' if there is an IRQ pending, and need to return to host. |
| 323 | */ |
| 324 | static bool check_pending_irq(void) |
| 325 | { |
| 326 | unsigned long pending_irq; |
| 327 | |
| 328 | pending_irq = read_isr_el1(); |
| 329 | |
| 330 | return (pending_irq != 0UL); |
| 331 | } |
| 332 | |
| 333 | static void advance_pc(void) |
| 334 | { |
| 335 | unsigned long pc = read_elr_el2(); |
| 336 | |
| 337 | write_elr_el2(pc + 4UL); |
| 338 | } |
| 339 | |
| 340 | static void return_result_to_realm(struct rec *rec, struct smc_result result) |
| 341 | { |
| 342 | rec->regs[0] = result.x[0]; |
| 343 | rec->regs[1] = result.x[1]; |
| 344 | rec->regs[2] = result.x[2]; |
| 345 | rec->regs[3] = result.x[3]; |
| 346 | } |
| 347 | |
| 348 | /* |
| 349 | * Return 'true' if execution should continue in the REC, otherwise return |
| 350 | * 'false' to go back to the NS caller of REC.Enter. |
| 351 | */ |
| 352 | static bool handle_realm_rsi(struct rec *rec, struct rmi_rec_exit *rec_exit) |
| 353 | { |
| 354 | bool ret_to_rec = true; /* Return to Realm */ |
Shruti Gupta | 9debb13 | 2022-12-13 14:38:49 +0000 | [diff] [blame^] | 355 | unsigned int function_id = (unsigned int)rec->regs[0]; |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 356 | |
| 357 | RSI_LOG_SET(rec->regs[1], rec->regs[2], |
| 358 | rec->regs[3], rec->regs[4], rec->regs[5]); |
| 359 | |
Shruti Gupta | 9debb13 | 2022-12-13 14:38:49 +0000 | [diff] [blame^] | 360 | /* cppcheck-suppress unsignedPositive */ |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 361 | if (!IS_SMC32_PSCI_FID(function_id) && !IS_SMC64_PSCI_FID(function_id) |
| 362 | && !IS_SMC64_RSI_FID(function_id)) { |
| 363 | |
| 364 | ERROR("Invalid RSI function_id = %x\n", function_id); |
| 365 | rec->regs[0] = SMC_UNKNOWN; |
| 366 | return true; |
| 367 | } |
| 368 | |
| 369 | switch (function_id) { |
| 370 | case SMCCC_VERSION: |
| 371 | rec->regs[0] = SMCCC_VERSION_NUMBER; |
| 372 | break; |
| 373 | case SMC_RSI_ABI_VERSION: |
| 374 | rec->regs[0] = system_rsi_abi_version(); |
| 375 | break; |
| 376 | case SMC32_PSCI_FID_MIN ... SMC32_PSCI_FID_MAX: |
| 377 | case SMC64_PSCI_FID_MIN ... SMC64_PSCI_FID_MAX: { |
| 378 | struct psci_result res; |
| 379 | |
| 380 | res = psci_rsi(rec, |
| 381 | function_id, |
| 382 | rec->regs[1], |
| 383 | rec->regs[2], |
| 384 | rec->regs[3]); |
| 385 | |
| 386 | if (!rec->psci_info.pending) { |
| 387 | rec->regs[0] = res.smc_res.x[0]; |
| 388 | rec->regs[1] = res.smc_res.x[1]; |
| 389 | rec->regs[2] = res.smc_res.x[2]; |
| 390 | rec->regs[3] = res.smc_res.x[3]; |
| 391 | } |
| 392 | |
| 393 | if (res.hvc_forward.forward_psci_call) { |
| 394 | unsigned int i; |
| 395 | |
| 396 | rec_exit->exit_reason = RMI_EXIT_PSCI; |
| 397 | rec_exit->gprs[0] = function_id; |
| 398 | rec_exit->gprs[1] = res.hvc_forward.x1; |
| 399 | rec_exit->gprs[2] = res.hvc_forward.x2; |
| 400 | rec_exit->gprs[3] = res.hvc_forward.x3; |
| 401 | |
| 402 | for (i = 4U; i < REC_EXIT_NR_GPRS; i++) { |
| 403 | rec_exit->gprs[i] = 0UL; |
| 404 | } |
| 405 | |
| 406 | advance_pc(); |
| 407 | ret_to_rec = false; |
| 408 | } |
| 409 | break; |
| 410 | } |
| 411 | case SMC_RSI_ATTEST_TOKEN_INIT: |
| 412 | rec->regs[0] = handle_rsi_attest_token_init(rec); |
| 413 | break; |
| 414 | case SMC_RSI_ATTEST_TOKEN_CONTINUE: { |
| 415 | struct attest_result res; |
| 416 | attest_realm_token_sign_continue_start(); |
| 417 | while (true) { |
| 418 | /* |
| 419 | * Possible outcomes: |
| 420 | * if res.incomplete is true |
| 421 | * if IRQ pending |
| 422 | * check for pending IRQ and return to host |
| 423 | * else try a new iteration |
| 424 | * else |
| 425 | * if RTT table walk has failed, |
| 426 | * emulate data abort back to host |
| 427 | * otherwise |
| 428 | * return to realm because the token |
| 429 | * creation is complete or input parameter |
| 430 | * validation failed. |
| 431 | */ |
| 432 | handle_rsi_attest_token_continue(rec, &res); |
| 433 | |
| 434 | if (res.incomplete) { |
| 435 | if (check_pending_irq()) { |
| 436 | rec_exit->exit_reason = RMI_EXIT_IRQ; |
| 437 | /* Return to NS host to handle IRQ. */ |
| 438 | ret_to_rec = false; |
| 439 | break; |
| 440 | } |
| 441 | } else { |
| 442 | if (res.walk_result.abort) { |
| 443 | emulate_stage2_data_abort( |
| 444 | rec, rec_exit, |
| 445 | res.walk_result.rtt_level); |
| 446 | ret_to_rec = false; /* Exit to Host */ |
| 447 | break; |
| 448 | } |
| 449 | |
| 450 | /* Return to Realm */ |
| 451 | return_result_to_realm(rec, res.smc_res); |
| 452 | break; |
| 453 | } |
| 454 | } |
| 455 | attest_realm_token_sign_continue_finish(); |
| 456 | break; |
| 457 | } |
| 458 | case SMC_RSI_MEASUREMENT_READ: |
| 459 | rec->regs[0] = handle_rsi_read_measurement(rec); |
| 460 | break; |
| 461 | case SMC_RSI_MEASUREMENT_EXTEND: |
| 462 | rec->regs[0] = handle_rsi_extend_measurement(rec); |
| 463 | break; |
| 464 | case SMC_RSI_REALM_CONFIG: { |
Arunachalam Ganapathy | dbaa886 | 2022-11-03 13:56:18 +0000 | [diff] [blame] | 465 | struct rsi_walk_smc_result res; |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 466 | |
| 467 | res = handle_rsi_realm_config(rec); |
| 468 | if (res.walk_result.abort) { |
| 469 | emulate_stage2_data_abort(rec, rec_exit, |
| 470 | res.walk_result.rtt_level); |
| 471 | ret_to_rec = false; /* Exit to Host */ |
| 472 | } else { |
| 473 | /* Return to Realm */ |
| 474 | return_result_to_realm(rec, res.smc_res); |
| 475 | } |
| 476 | break; |
| 477 | } |
| 478 | case SMC_RSI_IPA_STATE_SET: |
| 479 | if (handle_rsi_ipa_state_set(rec, rec_exit)) { |
| 480 | rec->regs[0] = RSI_ERROR_INPUT; |
| 481 | } else { |
| 482 | advance_pc(); |
| 483 | ret_to_rec = false; /* Return to Host */ |
| 484 | } |
| 485 | break; |
| 486 | case SMC_RSI_IPA_STATE_GET: { |
Arunachalam Ganapathy | dbaa886 | 2022-11-03 13:56:18 +0000 | [diff] [blame] | 487 | struct rsi_walk_smc_result res; |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 488 | |
Arunachalam Ganapathy | dbaa886 | 2022-11-03 13:56:18 +0000 | [diff] [blame] | 489 | res = handle_rsi_ipa_state_get(rec); |
| 490 | if (res.walk_result.abort) { |
| 491 | emulate_stage2_data_abort(rec, rec_exit, |
| 492 | res.walk_result.rtt_level); |
| 493 | /* Exit to Host */ |
| 494 | ret_to_rec = false; |
| 495 | } else { |
| 496 | /* Exit to Realm */ |
| 497 | return_result_to_realm(rec, res.smc_res); |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 498 | } |
| 499 | break; |
| 500 | } |
| 501 | case SMC_RSI_HOST_CALL: { |
| 502 | struct rsi_host_call_result res; |
| 503 | |
| 504 | res = handle_rsi_host_call(rec, rec_exit); |
| 505 | |
| 506 | if (res.walk_result.abort) { |
| 507 | emulate_stage2_data_abort(rec, rec_exit, |
| 508 | res.walk_result.rtt_level); |
AlexeiFedorov | 591967c | 2022-11-16 17:47:34 +0000 | [diff] [blame] | 509 | /* Exit to Host */ |
| 510 | ret_to_rec = false; |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 511 | } else { |
| 512 | rec->regs[0] = res.smc_result; |
| 513 | |
| 514 | /* |
| 515 | * Return to Realm in case of error, |
| 516 | * parent function calls advance_pc() |
| 517 | */ |
| 518 | if (rec->regs[0] == RSI_SUCCESS) { |
| 519 | advance_pc(); |
| 520 | |
| 521 | /* Exit to Host */ |
| 522 | rec->host_call = true; |
| 523 | rec_exit->exit_reason = RMI_EXIT_HOST_CALL; |
| 524 | ret_to_rec = false; |
| 525 | } |
| 526 | } |
| 527 | break; |
| 528 | } |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 529 | default: |
| 530 | rec->regs[0] = SMC_UNKNOWN; |
| 531 | break; |
| 532 | } |
| 533 | |
| 534 | /* Log RSI call */ |
| 535 | RSI_LOG_EXIT(function_id, rec->regs[0], ret_to_rec); |
| 536 | return ret_to_rec; |
| 537 | } |
| 538 | |
| 539 | /* |
| 540 | * Return 'true' if the RMM handled the exception, |
| 541 | * 'false' to return to the Non-secure host. |
| 542 | */ |
| 543 | static bool handle_exception_sync(struct rec *rec, struct rmi_rec_exit *rec_exit) |
| 544 | { |
| 545 | const unsigned long esr = read_esr_el2(); |
| 546 | |
| 547 | switch (esr & ESR_EL2_EC_MASK) { |
| 548 | case ESR_EL2_EC_WFX: |
| 549 | rec_exit->esr = esr & (ESR_EL2_EC_MASK | ESR_EL2_WFx_TI_BIT); |
| 550 | advance_pc(); |
| 551 | return false; |
| 552 | case ESR_EL2_EC_HVC: |
| 553 | realm_inject_undef_abort(); |
| 554 | return true; |
| 555 | case ESR_EL2_EC_SMC: |
| 556 | if (!handle_realm_rsi(rec, rec_exit)) { |
| 557 | return false; |
| 558 | } |
| 559 | /* |
| 560 | * Advance PC. |
| 561 | * HCR_EL2.TSC traps execution of the SMC instruction. |
| 562 | * It is not a routing control for the SMC exception. |
| 563 | * Trap exceptions and SMC exceptions have different |
| 564 | * preferred return addresses. |
| 565 | */ |
| 566 | advance_pc(); |
| 567 | return true; |
| 568 | case ESR_EL2_EC_SYSREG: { |
| 569 | bool ret = handle_sysreg_access_trap(rec, rec_exit, esr); |
| 570 | |
| 571 | advance_pc(); |
| 572 | return ret; |
| 573 | } |
| 574 | case ESR_EL2_EC_INST_ABORT: |
| 575 | return handle_instruction_abort(rec, rec_exit, esr); |
| 576 | case ESR_EL2_EC_DATA_ABORT: |
| 577 | return handle_data_abort(rec, rec_exit, esr); |
| 578 | case ESR_EL2_EC_FPU: { |
| 579 | unsigned long cptr; |
| 580 | |
| 581 | /* |
| 582 | * Realm has requested FPU/SIMD access, so save NS state and |
| 583 | * load realm state. Start by disabling traps so we can save |
| 584 | * the NS state and load the realm state. |
| 585 | */ |
| 586 | cptr = read_cptr_el2(); |
| 587 | cptr &= ~(CPTR_EL2_FPEN_MASK << CPTR_EL2_FPEN_SHIFT); |
| 588 | cptr |= (CPTR_EL2_FPEN_NO_TRAP_11 << CPTR_EL2_FPEN_SHIFT); |
| 589 | cptr &= ~(CPTR_EL2_ZEN_MASK << CPTR_EL2_ZEN_SHIFT); |
| 590 | cptr |= (CPTR_EL2_ZEN_NO_TRAP_11 << CPTR_EL2_ZEN_SHIFT); |
| 591 | write_cptr_el2(cptr); |
| 592 | |
| 593 | /* |
| 594 | * Save NS state, restore realm state, and set flag indicating |
| 595 | * realm has used FPU so we know to save and restore NS state at |
| 596 | * realm exit. |
| 597 | */ |
| 598 | if (rec->ns->sve != NULL) { |
| 599 | save_sve_state(rec->ns->sve); |
| 600 | } else { |
| 601 | assert(rec->ns->fpu != NULL); |
| 602 | fpu_save_state(rec->ns->fpu); |
| 603 | } |
| 604 | fpu_restore_state(&rec->fpu_ctx.fpu); |
| 605 | rec->fpu_ctx.used = true; |
| 606 | |
| 607 | /* |
| 608 | * Disable SVE for now, until per rec save/restore is |
| 609 | * implemented |
| 610 | */ |
| 611 | cptr = read_cptr_el2(); |
| 612 | cptr &= ~(CPTR_EL2_ZEN_MASK << CPTR_EL2_ZEN_SHIFT); |
| 613 | cptr |= (CPTR_EL2_ZEN_TRAP_ALL_00 << CPTR_EL2_ZEN_SHIFT); |
| 614 | write_cptr_el2(cptr); |
| 615 | |
| 616 | /* |
| 617 | * Return 'true' indicating that this exception |
| 618 | * has been handled and execution can continue. |
| 619 | */ |
| 620 | return true; |
| 621 | } |
| 622 | default: |
| 623 | /* |
| 624 | * TODO: Check if there are other exit reasons we could |
| 625 | * encounter here and handle them appropriately |
| 626 | */ |
| 627 | break; |
| 628 | } |
| 629 | |
| 630 | VERBOSE("Unhandled sync exit ESR: %08lx (EC: %lx ISS: %lx)\n", |
| 631 | esr, |
| 632 | (esr & ESR_EL2_EC_MASK) >> ESR_EL2_EC_SHIFT, |
| 633 | (esr & ESR_EL2_ISS_MASK) >> ESR_EL2_ISS_SHIFT); |
| 634 | |
| 635 | /* |
| 636 | * Zero values in esr, far & hpfar of 'rec_exit' structure |
| 637 | * will be returned to the NS host. |
| 638 | * The only information that may leak is when there was |
| 639 | * some unhandled/unknown reason for the exception. |
| 640 | */ |
| 641 | return false; |
| 642 | } |
| 643 | |
| 644 | /* |
| 645 | * Return 'true' if the RMM handled the exception, 'false' to return to the |
| 646 | * Non-secure host. |
| 647 | */ |
| 648 | static bool handle_exception_serror_lel(struct rec *rec, struct rmi_rec_exit *rec_exit) |
| 649 | { |
| 650 | const unsigned long esr = read_esr_el2(); |
| 651 | |
| 652 | if (esr & ESR_EL2_SERROR_IDS_BIT) { |
| 653 | /* |
| 654 | * Implementation defined content of the esr. |
| 655 | */ |
| 656 | system_abort(); |
| 657 | } |
| 658 | |
| 659 | if ((esr & ESR_EL2_SERROR_DFSC_MASK) != ESR_EL2_SERROR_DFSC_ASYNC) { |
| 660 | /* |
| 661 | * Either Uncategorized or Reserved fault status code. |
| 662 | */ |
| 663 | system_abort(); |
| 664 | } |
| 665 | |
| 666 | switch (esr & ESR_EL2_SERROR_AET_MASK) { |
| 667 | case ESR_EL2_SERROR_AET_UEU: /* Unrecoverable RAS Error */ |
| 668 | case ESR_EL2_SERROR_AET_UER: /* Recoverable RAS Error */ |
| 669 | /* |
| 670 | * The abort is fatal to the current S/W. Inject the SError into |
| 671 | * the Realm so it can e.g. shut down gracefully or localize the |
| 672 | * problem at the specific EL0 application. |
| 673 | * |
| 674 | * Note: Consider shutting down the Realm here to avoid |
| 675 | * the host's attack on unstable Realms. |
| 676 | */ |
| 677 | inject_serror(rec, esr); |
| 678 | /* |
| 679 | * Fall through. |
| 680 | */ |
| 681 | case ESR_EL2_SERROR_AET_CE: /* Corrected RAS Error */ |
| 682 | case ESR_EL2_SERROR_AET_UEO: /* Restartable RAS Error */ |
| 683 | /* |
| 684 | * Report the exception to the host. |
| 685 | */ |
| 686 | rec_exit->esr = esr & ESR_SERROR_MASK; |
| 687 | break; |
| 688 | case ESR_EL2_SERROR_AET_UC: /* Uncontainable RAS Error */ |
| 689 | system_abort(); |
| 690 | break; |
| 691 | default: |
| 692 | /* |
| 693 | * Unrecognized Asynchronous Error Type |
| 694 | */ |
| 695 | assert(false); |
| 696 | } |
| 697 | |
| 698 | return false; |
| 699 | } |
| 700 | |
| 701 | static bool handle_exception_irq_lel(struct rec *rec, struct rmi_rec_exit *rec_exit) |
| 702 | { |
| 703 | (void)rec; |
| 704 | |
| 705 | rec_exit->exit_reason = RMI_EXIT_IRQ; |
| 706 | |
| 707 | /* |
| 708 | * With GIC all virtual interrupt programming |
| 709 | * must go via the NS hypervisor. |
| 710 | */ |
| 711 | return false; |
| 712 | } |
| 713 | |
| 714 | /* Returns 'true' when returning to Realm (S) and false when to NS */ |
| 715 | bool handle_realm_exit(struct rec *rec, struct rmi_rec_exit *rec_exit, int exception) |
| 716 | { |
| 717 | switch (exception) { |
| 718 | case ARM_EXCEPTION_SYNC_LEL: { |
| 719 | bool ret; |
| 720 | |
| 721 | /* |
| 722 | * TODO: Sanitize ESR to ensure it doesn't leak sensitive |
| 723 | * information. |
| 724 | */ |
| 725 | rec_exit->exit_reason = RMI_EXIT_SYNC; |
| 726 | ret = handle_exception_sync(rec, rec_exit); |
| 727 | if (!ret) { |
| 728 | rec->last_run_info.esr = read_esr_el2(); |
| 729 | rec->last_run_info.far = read_far_el2(); |
| 730 | rec->last_run_info.hpfar = read_hpfar_el2(); |
| 731 | } |
| 732 | return ret; |
| 733 | |
| 734 | /* |
| 735 | * TODO: Much more detailed handling of exit reasons. |
| 736 | */ |
| 737 | } |
| 738 | case ARM_EXCEPTION_IRQ_LEL: |
| 739 | return handle_exception_irq_lel(rec, rec_exit); |
| 740 | case ARM_EXCEPTION_FIQ_LEL: |
| 741 | rec_exit->exit_reason = RMI_EXIT_FIQ; |
| 742 | break; |
| 743 | case ARM_EXCEPTION_SERROR_LEL: { |
| 744 | const unsigned long esr = read_esr_el2(); |
| 745 | bool ret; |
| 746 | |
| 747 | /* |
| 748 | * TODO: Sanitize ESR to ensure it doesn't leak sensitive |
| 749 | * information. |
| 750 | */ |
| 751 | rec_exit->exit_reason = RMI_EXIT_SERROR; |
| 752 | ret = handle_exception_serror_lel(rec, rec_exit); |
| 753 | if (!ret) { |
| 754 | rec->last_run_info.esr = esr; |
| 755 | rec->last_run_info.far = read_far_el2(); |
| 756 | rec->last_run_info.hpfar = read_hpfar_el2(); |
| 757 | } |
| 758 | return ret; |
| 759 | } |
| 760 | default: |
| 761 | INFO("Unrecognized exit reason: %d\n", exception); |
| 762 | break; |
| 763 | }; |
| 764 | |
| 765 | return false; |
| 766 | } |