blob: 30a5281b19444ce22ae980c9203c750a87974ce1 [file] [log] [blame]
Soby Mathewb4c6df42022-11-09 11:13:29 +00001/*
2 * SPDX-License-Identifier: BSD-3-Clause
3 * SPDX-FileCopyrightText: Copyright TF-RMM Contributors.
4 * SPDX-FileCopyrightText: Copyright Arm Limited and Contributors.
5 */
6
7/* This file is derived from xlat_table_v2 library in TF-A project */
8
9#ifndef XLAT_DEFS_H
10#define XLAT_DEFS_H
11
12#include <arch.h>
13#include <utils_def.h>
14
Soby Mathewb4c6df42022-11-09 11:13:29 +000015/*
16 * The ARMv8-A architecture allows translation granule sizes of 4KB, 16KB or 64KB.
17 *
18 * Only 4K granularities are allowed on this library.
19 */
20#define PAGE_SIZE (UL(1) << XLAT_GRANULARITY_SIZE_SHIFT)
21#define PAGE_SIZE_MASK (PAGE_SIZE - UL(1))
22#define IS_PAGE_ALIGNED(addr) (((addr) & PAGE_SIZE_MASK) == U(0))
23
24#define XLAT_ENTRY_SIZE_SHIFT UL(3) /* Each MMU table entry is 8 bytes */
25#define XLAT_ENTRY_SIZE (UL(1) << XLAT_ENTRY_SIZE_SHIFT)
26
27/* Size of one complete table */
28#define XLAT_TABLE_SIZE_SHIFT XLAT_GRANULARITY_SIZE_SHIFT
29#define XLAT_TABLE_SIZE (UL(1) << XLAT_TABLE_SIZE_SHIFT)
30
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +010031/* Level 3 is the highest level for translation tables */
AlexeiFedorov93f5ec52023-08-31 14:26:53 +010032#define XLAT_TABLE_LEVEL_MAX 3
Soby Mathewb4c6df42022-11-09 11:13:29 +000033
34/* Values for number of entries in each MMU translation table */
35#define XLAT_TABLE_ENTRIES_SHIFT (XLAT_TABLE_SIZE_SHIFT - XLAT_ENTRY_SIZE_SHIFT)
AlexeiFedorov4faab852023-08-30 15:06:49 +010036#define XLAT_TABLE_ENTRIES (U(1) << XLAT_TABLE_ENTRIES_SHIFT)
37#define XLAT_TABLE_ENTRIES_MASK (XLAT_TABLE_ENTRIES - U(1))
Soby Mathewb4c6df42022-11-09 11:13:29 +000038
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +010039/* Values for number of entries in a MMU translation table at level -1 */
40#define XLAT_LM1_TABLE_ENTRIES_SHIFT (4U)
AlexeiFedorov4faab852023-08-30 15:06:49 +010041#define XLAT_LM1_TABLE_ENTRIES (U(1) << XLAT_LM1_TABLE_ENTRIES_SHIFT)
42#define XLAT_LM1_TABLE_ENTRIES_MASK (XLAT_LM1_TABLE_ENTRIES - U(1))
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +010043
44/*
45 * Return the number of entries per table base on the level.
46 * This macro does not consider whether FEAT_LPA2 is available and/or enabled
47 * and it does not make any sanity check on `_level`.
48 */
49#define XLAT_GET_TABLE_ENTRIES(_level) \
50 ((_level == XLAT_TABLE_LEVEL_MIN) ? \
51 XLAT_LM1_TABLE_ENTRIES : XLAT_TABLE_ENTRIES)
52
53/*
54 * Return the xlat table entry mask as per the table level.
55 * This macro does not consider whether FEAT_LPA2 is available and/or enabled
56 * and it does not make any sanity check on `_level`.
57 */
58#define XLAT_GET_TABLE_ENTRIES_MASK(_level) \
59 ((_level == XLAT_TABLE_LEVEL_MIN) ? \
60 XLAT_LM1_TABLE_ENTRIES_MASK : XLAT_TABLE_ENTRIES_MASK)
61
Soby Mathewb4c6df42022-11-09 11:13:29 +000062/* Values to convert a memory address to an index into a translation table */
63#define L3_XLAT_ADDRESS_SHIFT XLAT_GRANULARITY_SIZE_SHIFT
64#define L2_XLAT_ADDRESS_SHIFT (L3_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT)
65#define L1_XLAT_ADDRESS_SHIFT (L2_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT)
66#define L0_XLAT_ADDRESS_SHIFT (L1_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT)
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +010067#define LM1_XLAT_ADDRESS_SHIFT (L0_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT)
AlexeiFedorov93f5ec52023-08-31 14:26:53 +010068#define XLAT_ADDR_SHIFT(level) ((unsigned int)(XLAT_GRANULARITY_SIZE_SHIFT + \
69 ((unsigned int)(XLAT_TABLE_LEVEL_MAX - (level)) * \
70 XLAT_TABLE_ENTRIES_SHIFT)))
Soby Mathewb4c6df42022-11-09 11:13:29 +000071
72#define XLAT_BLOCK_SIZE(level) (UL(1) << XLAT_ADDR_SHIFT(level))
73/* Mask to get the bits used to index inside a block of a certain level */
74#define XLAT_BLOCK_MASK(level) (XLAT_BLOCK_SIZE(level) - UL(1))
75/* Mask to get the address bits common to a block of a certain table level*/
76#define XLAT_ADDR_MASK(level) (~XLAT_BLOCK_MASK(level))
77/*
78 * Extract from the given virtual address the index into the given lookup level.
79 * This macro assumes the system is using the 4KB translation granule.
80 */
81#define XLAT_TABLE_IDX(virtual_addr, level) \
82 (((virtual_addr) >> XLAT_ADDR_SHIFT(level)) & ULL(0x1FF))
83
Soby Mathewb4c6df42022-11-09 11:13:29 +000084/*
Javier Almansa Sobrinocd599e22023-06-28 12:28:00 +010085 * Minimum table level supported by the architecture when FEAT_LPA2 is present.
86 * Since the library is in charge of calculating the minimum level when creating
87 * the translation tables, due to presence of checks for VA size and PA size,
88 * the library would not create a table at level -1 on a non LPA2 system.
89 * Hence there is no need to differentiate the value of this macro for non
90 * LPA2 case.
Soby Mathewb4c6df42022-11-09 11:13:29 +000091 */
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +010092#define XLAT_TABLE_LEVEL_MIN (-1)
Soby Mathewb4c6df42022-11-09 11:13:29 +000093
94/* Mask used to know if an address belongs to a high va region. */
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +010095#define HIGH_REGION_MASK ADDR_MASK_52_TO_63
Soby Mathewb4c6df42022-11-09 11:13:29 +000096
97/*
98 * Define the architectural limits of the virtual address space in AArch64
99 * state.
100 *
101 * TCR.TxSZ is calculated as 64 minus the width of said address space.
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +0100102 * The value of TCR.TxSZ must be in the range 16 or 12 to 48 [1], which
103 * means that the virtual address space width must be in the range 48 or 52
104 * to 16 bits respectively.
Soby Mathewb4c6df42022-11-09 11:13:29 +0000105 *
106 * [1] See the ARMv8-A Architecture Reference Manual (DDI 0487A.j) for more
107 * information:
108 * Page 1730: 'Input address size', 'For all translation stages'.
Javier Almansa Sobrinoed932592023-01-24 12:50:41 +0000109 * and section 12.2.55 in the ARMv8-A Architecture Reference Manual
Soby Mathewb4c6df42022-11-09 11:13:29 +0000110 * (DDI 0487D.a)
111 */
Javier Almansa Sobrinoed932592023-01-24 12:50:41 +0000112/*
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +0100113 * Maximum value of TCR_ELx.T(0,1)SZ is 48 for a min VA size of 16 bits.
Javier Almansa Sobrinoed932592023-01-24 12:50:41 +0000114 * RMM is only supported with FEAT_TTST implemented.
115 */
Soby Mathewb4c6df42022-11-09 11:13:29 +0000116#define MIN_VIRT_ADDR_SPACE_SIZE (UL(1) << (UL(64) - TCR_TxSZ_MAX))
117
Javier Almansa Sobrinoed932592023-01-24 12:50:41 +0000118/* Minimum value of TCR_ELx.T(0,1)SZ is 16, for a VA of 48 bits */
Soby Mathewb4c6df42022-11-09 11:13:29 +0000119#define MAX_VIRT_ADDR_SPACE_SIZE (UL(1) << (UL(64) - TCR_TxSZ_MIN))
120
121/*
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +0100122 * With LPA2 supported, the minimum value of TCR_ELx.T(0,1)SZ is 12
123 * for a VA of 52 bits.
124 */
125#define MAX_VIRT_ADDR_SPACE_SIZE_LPA2 (UL(1) << (UL(64) - TCR_TxSZ_MIN_LPA2))
126
127/*
Soby Mathewb4c6df42022-11-09 11:13:29 +0000128 * Here we calculate the initial lookup level from the value of the given
129 * virtual address space size. For a 4 KB page size,
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +0100130 * - level -1 (if FEAT_LPA2 is supported) supports virtual addresses spaces from
131 * 52 to 49 bits;
132 * - level 0 from 48 to 40;
Soby Mathewb4c6df42022-11-09 11:13:29 +0000133 * - level 1 from 39 to 31;
134 * - level 2 from 30 to 22.
135 * - level 3 from 21 to 16.
136 *
137 * Small Translation Table (Armv8.4-TTST) support allows the starting level
138 * of the translation table from 3 for 4KB granularity. See section 12.2.55 in
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +0100139 * the ARMv8-A Architecture Reference Manual (DDI 0487D.a). See section
Soby Mathewb4c6df42022-11-09 11:13:29 +0000140 * D4.2.5 in the ARMv8-A Architecture Reference Manual (DDI 0487A.j) for more
141 * information.
142 *
143 * For example, for a 35-bit address space (i.e. virt_addr_space_size ==
144 * 1 << 35), TCR.TxSZ will be programmed to (64 - 35) = 29. According to Table
145 * D4-11 in the ARM ARM, the initial lookup level for an address space like that
146 * is 1.
147 *
148 * Note that this macro assumes that the given virtual address space size is
149 * valid.
150 */
151#define GET_XLAT_TABLE_LEVEL_BASE(_virt_addr_space_sz) \
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +0100152 (((_virt_addr_space_sz) > (ULL(1) << LM1_XLAT_ADDRESS_SHIFT)) \
153 ? -1 \
154 : (((_virt_addr_space_sz) > (ULL(1) << L0_XLAT_ADDRESS_SHIFT)) \
155 ? 0 \
Soby Mathewb4c6df42022-11-09 11:13:29 +0000156 : (((_virt_addr_space_sz) > (ULL(1) << L1_XLAT_ADDRESS_SHIFT)) \
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +0100157 ? 1 \
Soby Mathewb4c6df42022-11-09 11:13:29 +0000158 : (((_virt_addr_space_sz) > (ULL(1) << L2_XLAT_ADDRESS_SHIFT)) \
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +0100159 ? 2 : 3))))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000160
161#endif /* XLAT_DEFS_H */