blob: fb128b44d6dee45d7838d477f4b58ddefca92de1 [file] [log] [blame]
Soby Mathewb4c6df42022-11-09 11:13:29 +00001/*
2 * SPDX-License-Identifier: BSD-3-Clause
3 * SPDX-FileCopyrightText: Copyright TF-RMM Contributors.
4 */
5
6#ifndef ARCH_H
7#define ARCH_H
8
9#include <utils_def.h>
10
11/* Cache line size */
12#define CACHE_WRITEBACK_GRANULE UL(64)
13
14/* Timer interrupt IDs defined by the Server Base System Architecture */
15#define EL1_VIRT_TIMER_PPI UL(27)
16#define EL1_PHYS_TIMER_PPI UL(30)
17
18/* Counter-timer Physical Offset register */
19#define CNTPOFF_EL2 S3_4_C14_C0_6
20
Soby Mathewb4c6df42022-11-09 11:13:29 +000021/* Interrupt Controller registers */
22#define ICC_HPPIR1_EL1 S3_0_C12_C12_2
23#define ICC_SRE_EL2 S3_4_C12_C9_5
24
25/* Interrupt Controller Control Register */
AlexeiFedorov537bee02023-02-02 13:38:23 +000026#define ICC_CTLR_EL1 S3_0_C12_C12_4
Soby Mathewb4c6df42022-11-09 11:13:29 +000027
AlexeiFedorov537bee02023-02-02 13:38:23 +000028#define ICC_CTLR_EL1_EXT_RANGE_BIT (UL(1) << 19)
Soby Mathewb4c6df42022-11-09 11:13:29 +000029
30/* Virtual GIC registers */
31#define ICH_AP0R0_EL2 S3_4_C12_C8_0
32#define ICH_AP0R1_EL2 S3_4_C12_C8_1
33#define ICH_AP0R2_EL2 S3_4_C12_C8_2
34#define ICH_AP0R3_EL2 S3_4_C12_C8_3
35#define ICH_AP1R0_EL2 S3_4_C12_C9_0
36#define ICH_AP1R1_EL2 S3_4_C12_C9_1
37#define ICH_AP1R2_EL2 S3_4_C12_C9_2
38#define ICH_AP1R3_EL2 S3_4_C12_C9_3
39
40#define ICH_LR0_EL2 S3_4_C12_C12_0
41#define ICH_LR1_EL2 S3_4_C12_C12_1
42#define ICH_LR2_EL2 S3_4_C12_C12_2
43#define ICH_LR3_EL2 S3_4_C12_C12_3
44#define ICH_LR4_EL2 S3_4_C12_C12_4
45#define ICH_LR5_EL2 S3_4_C12_C12_5
46#define ICH_LR6_EL2 S3_4_C12_C12_6
47#define ICH_LR7_EL2 S3_4_C12_C12_7
48#define ICH_LR8_EL2 S3_4_C12_C13_0
49#define ICH_LR9_EL2 S3_4_C12_C13_1
50#define ICH_LR10_EL2 S3_4_C12_C13_2
51#define ICH_LR11_EL2 S3_4_C12_C13_3
52#define ICH_LR12_EL2 S3_4_C12_C13_4
53#define ICH_LR13_EL2 S3_4_C12_C13_5
54#define ICH_LR14_EL2 S3_4_C12_C13_6
55#define ICH_LR15_EL2 S3_4_C12_C13_7
56
57#define ICH_HCR_EL2 S3_4_C12_C11_0
58#define ICH_VTR_EL2 S3_4_C12_C11_1
59#define ICH_MISR_EL2 S3_4_C12_C11_2
60#define ICH_VMCR_EL2 S3_4_C12_C11_7
61
62/* RNDR definition */
63#define RNDR S3_3_C2_C4_0
64
Shruti Gupta5732bfe2024-01-17 13:21:06 +000065/* Data Independent Timing Registers */
66#define DIT S3_3_C4_C2_5
67#define DIT_BIT (UL(1) << 24)
68
Javier Almansa Sobrinocfd32542024-10-09 19:38:56 +010069/* SCTLR2_EL12 register */
70#define SCTLR2_EL12 S3_5_C1_C0_3
71
Soby Mathewb4c6df42022-11-09 11:13:29 +000072/* CLIDR definitions */
73#define LOC_SHIFT U(24)
74#define CTYPE_SHIFT(n) U(3 * ((n) - 1))
75#define CLIDR_FIELD_WIDTH U(3)
76
77/* CSSELR definitions */
78#define LEVEL_SHIFT U(1)
79
80/* Data cache set/way op type defines */
81#define DCISW U(0x0)
82#define DCCISW U(0x1)
83#define DCCSW U(0x2)
84
85#define TCR_EL2_T0SZ_SHIFT UL(0)
86#define TCR_EL2_T0SZ_WIDTH UL(6)
Soby Mathewb4c6df42022-11-09 11:13:29 +000087
88#define TCR_EL2_T1SZ_SHIFT UL(16)
89#define TCR_EL2_T1SZ_WIDTH UL(6)
Soby Mathewb4c6df42022-11-09 11:13:29 +000090
AlexeiFedorov537bee02023-02-02 13:38:23 +000091#define TCR_EL2_EPD0_BIT (UL(1) << 7)
Soby Mathewb4c6df42022-11-09 11:13:29 +000092
93#define TCR_EL2_IRGN0_SHIFT UL(8)
94#define TCR_EL2_IRGN0_WIDTH UL(2)
95#define TCR_EL2_IRGN0_WBWA INPLACE(TCR_EL2_IRGN0, UL(1))
96
97#define TCR_EL2_ORGN0_SHIFT UL(10)
98#define TCR_EL2_ORGN0_WIDTH UL(2)
99#define TCR_EL2_ORGN0_WBWA INPLACE(TCR_EL2_ORGN0, UL(1))
100
101#define TCR_EL2_IRGN1_SHIFT UL(24)
102#define TCR_EL2_IRGN1_WIDTH UL(2)
103#define TCR_EL2_IRGN1_WBWA INPLACE(TCR_EL2_IRGN1, UL(1))
104
105#define TCR_EL2_ORGN1_SHIFT UL(26)
106#define TCR_EL2_ORGN1_WIDTH UL(2)
107#define TCR_EL2_ORGN1_WBWA INPLACE(TCR_EL2_ORGN1, UL(1))
108
109#define TCR_EL2_SH0_SHIFT UL(12)
110#define TCR_EL2_SH0_WIDTH UL(2)
111#define TCR_EL2_SH0_IS INPLACE(TCR_EL2_SH0, UL(3))
112
113#define TCR_EL2_SH1_SHIFT UL(28)
114#define TCR_EL2_SH1_WIDTH UL(2)
115#define TCR_EL2_SH1_IS INPLACE(TCR_EL2_SH1, UL(3))
116
117#define TCR_EL2_TG0_SHIFT UL(14)
118#define TCR_EL2_TG0_WIDTH UL(2)
119#define TCR_EL2_TG0_4K INPLACE(TCR_EL2_TG0, UL(0))
120
121#define TCR_EL2_TG1_SHIFT UL(30)
122#define TCR_EL2_TG1_WIDTH UL(2)
Javier Almansa Sobrino70194902023-02-28 10:27:02 +0000123#define TCR_EL2_TG1_4K INPLACE(TCR_EL2_TG1, UL(2))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000124
125#define TCR_EL2_IPS_SHIFT UL(32)
126#define TCR_EL2_IPS_WIDTH UL(3)
127#define TCR_PS_BITS_4GB INPLACE(TCR_EL2_IPS, UL(0))
128#define TCR_PS_BITS_64GB INPLACE(TCR_EL2_IPS, UL(1))
129#define TCR_PS_BITS_1TB INPLACE(TCR_EL2_IPS, UL(2))
130#define TCR_PS_BITS_4TB INPLACE(TCR_EL2_IPS, UL(3))
131#define TCR_PS_BITS_16TB INPLACE(TCR_EL2_IPS, UL(4))
132#define TCR_PS_BITS_256TB INPLACE(TCR_EL2_IPS, UL(5))
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +0100133#define TCR_PS_BITS_4PB INPLACE(TCR_EL2_IPS, UL(6))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000134
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +0100135#define TCR_EL2_DS_SHIFT UL(59)
136#define TCR_EL2_DS_WIDTH UL(1)
137#define TCR_EL2_DS_LPA2_EN INPLACE(TCR_EL2_DS, UL(1))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000138
Mate Toth-Pal9d595752024-12-10 13:22:47 +0100139#define TCR_EL2_A1 (UL(1) << 22)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000140#define TCR_EL2_AS (UL(1) << 36)
141#define TCR_EL2_HPD0 (UL(1) << 41)
142#define TCR_EL2_HPD1 (UL(1) << 42)
Mate Toth-Pal8f949242025-02-06 10:16:22 +0100143#define TCR_EL2_E0PD0 (UL(1) << 55)
144#define TCR_EL2_E0PD1 (UL(1) << 56)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000145
146#define TCR_TxSZ_MIN UL(16)
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +0100147#define TCR_TxSZ_MIN_LPA2 UL(12)
Javier Almansa Sobrinoed932592023-01-24 12:50:41 +0000148#define TCR_TxSZ_MAX UL(48)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000149
150/* HCR definitions */
151#define HCR_FWB (UL(1) << 46)
152#define HCR_TEA (UL(1) << 37)
153#define HCR_API (UL(1) << 41)
154#define HCR_APK (UL(1) << 40)
155#define HCR_TERR (UL(1) << 36)
156#define HCR_TLOR (UL(1) << 35)
157#define HCR_E2H (UL(1) << 34)
158#define HCR_RW (UL(1) << 31)
AlexeiFedorov862f96c2024-03-01 16:26:48 +0000159#define HCR_TDZ (UL(1) << 28)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000160#define HCR_TGE (UL(1) << 27)
161#define HCR_TSW (UL(1) << 22)
162#define HCR_TACR (UL(1) << 21)
163#define HCR_TIDCP (UL(1) << 20)
164#define HCR_TSC (UL(1) << 19)
165#define HCR_TID3 (UL(1) << 18)
166#define HCR_TWE (UL(1) << 14)
167#define HCR_TWI (UL(1) << 13)
168#define HCR_VSE (UL(1) << 8)
169
170#define HCR_BSU_SHIFT 10
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100171#define HCR_BSU_WIDTH U(2)
172#define HCR_BSU_IS INPLACE(HCR_BSU, UL(1)) /* Barriers are promoted to IS */
Soby Mathewb4c6df42022-11-09 11:13:29 +0000173
174#define HCR_FB (UL(1) << 9)
175#define HCR_VI (UL(1) << 7)
176#define HCR_AMO (UL(1) << 5)
177#define HCR_IMO (UL(1) << 4)
178#define HCR_FMO (UL(1) << 3)
179#define HCR_PTW (UL(1) << 2)
180#define HCR_SWIO (UL(1) << 1)
181#define HCR_VM (UL(1) << 0)
182
Arunachalam Ganapathy591354a2023-11-16 10:49:09 +0000183#define HCR_REALM_FLAGS (HCR_FWB | HCR_E2H | HCR_RW | HCR_TSC | \
Sona Mathewc744b932024-07-16 11:29:25 -0500184 HCR_AMO | HCR_BSU_IS | HCR_IMO | HCR_FMO | \
185 HCR_PTW | HCR_SWIO | HCR_VM | HCR_TID3 | \
186 HCR_TEA | HCR_API | HCR_APK)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000187
188#define HCR_EL2_INIT (HCR_TGE | HCR_E2H | HCR_TEA)
189
Javier Almansa Sobrinocfd32542024-10-09 19:38:56 +0100190/* HCRX_EL2 Register */
191#define HCRX_EL2 S3_4_C1_C2_2
192
193/* HCRX_EL2 definitions */
194#define HCRX_SCTLR2EN (UL(1) << 15)
195
196#define HCRX_INIT (UL(0))
197
Soby Mathewb4c6df42022-11-09 11:13:29 +0000198#define MAIR_ELx_ATTR0_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100199#define MAIR_ELx_ATTR0_WIDTH U(8)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000200
Sona Mathew21992e72025-02-03 00:37:22 -0600201/* BRBCR Register */
202#define BRBCR_EL1 S2_1_C9_C0_0
203#define BRBCR_EL2 S2_4_C9_C0_0
204
205#define BRBCR_INIT UL(0)
206
207/* HDFGRTR_EL2 Register */
208#define HDFGRTR_EL2 S3_4_C3_C1_4
209
210#define HDFGRTR_EL2_NBRBDATA_SHIFT 61
211#define HDFGRTR_EL2_NBRBDATA_WIDTH UL(1)
212#define HDFGRTR_EL2_NBRBCTL_SHIFT 60
213#define HDFGRTR_EL2_NBRBCTL_WIDTH UL(1)
214#define HDFGRTR_EL2_NBRBIDR_SHIFT 59
215#define HDFGRTR_EL2_NBRBIDR_WIDTH UL(1)
216
217#define HDFGRTR_EL2_INIT_CLEAR_MASK MASK(HDFGRTR_EL2_NBRBDATA) | \
218 MASK(HDFGRTR_EL2_NBRBCTL) | \
219 MASK(HDFGRTR_EL2_NBRBIDR)
220
Soby Mathewb4c6df42022-11-09 11:13:29 +0000221/*******************************************************************************
222 * Definitions of MAIR encodings for device and normal memory
223 ******************************************************************************/
224/*
225 * MAIR encodings for device memory attributes.
226 */
227#define MAIR_DEV_NGNRNE UL(0x0) /* Device nGnRnE */
228#define MAIR_DEV_NGNRNE_IDX 0x1
229
230#define MAIR_DEV_NGNRE UL(0x4)
231
232#define MAIR_NIOWBNTRW 0xff
233#define MAIR_NIOWBNTRW_IDX 0x0
234
235/*
236 * MAIR encodings for normal memory attributes.
237 *
238 * Cache Policy
239 * WT: Write Through
240 * WB: Write Back
241 * NC: Non-Cacheable
242 *
243 * Transient Hint
244 * NTR: Non-Transient
245 * TR: Transient
246 *
247 * Allocation Policy
248 * RA: Read Allocate
249 * WA: Write Allocate
250 * RWA: Read and Write Allocate
251 * NA: No Allocation
252 */
253#define MAIR_NORM_WT_TR_WA UL(0x1)
254#define MAIR_NORM_WT_TR_RA UL(0x2)
255#define MAIR_NORM_WT_TR_RWA UL(0x3)
256#define MAIR_NORM_NC UL(0x4)
257#define MAIR_NORM_WB_TR_WA UL(0x5)
258#define MAIR_NORM_WB_TR_RA UL(0x6)
259#define MAIR_NORM_WB_TR_RWA UL(0x7)
260#define MAIR_NORM_WT_NTR_NA UL(0x8)
261#define MAIR_NORM_WT_NTR_WA UL(0x9)
262#define MAIR_NORM_WT_NTR_RA UL(0xa)
263#define MAIR_NORM_WT_NTR_RWA UL(0xb)
264#define MAIR_NORM_WB_NTR_NA UL(0xc)
265#define MAIR_NORM_WB_NTR_WA UL(0xd)
266#define MAIR_NORM_WB_NTR_RA UL(0xe)
267#define MAIR_NORM_WB_NTR_RWA UL(0xf)
268
269#define MAIR_NORM_OUTER_SHIFT U(4)
270
271#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
272 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
273
274#define MAKE_MAIR_NORMAL_MEMORY_IO(_mair) \
275 MAKE_MAIR_NORMAL_MEMORY(_mair, _mair)
276
277/*
278 * TTBR Definitions
279 */
AlexeiFedorov537bee02023-02-02 13:38:23 +0000280#define TTBR_CNP_BIT UL(1)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000281
282#define TTBRx_EL2_CnP_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100283#define TTBRx_EL2_CnP_WIDTH U(1)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000284
285#define TTBRx_EL2_BADDR_SHIFT 1
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100286#define TTBRx_EL2_BADDR_WIDTH U(47)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000287
Javier Almansa Sobrinof6fff692024-02-02 17:13:57 +0000288#define TTBRx_EL2_BADDR_MSB_LPA2_SHIFT 2
289#define TTBRx_EL2_BADDR_MSB_LPA2_WIDTH U(4)
290#define EL2_BADDR_MSB_LPA2_SHIFT 48
291#define EL2_BADDR_MSB_LPA2_WIDTH TTBRx_EL2_BADDR_MSB_LPA2_WIDTH
292
Soby Mathewb4c6df42022-11-09 11:13:29 +0000293#define TTBRx_EL2_ASID_SHIFT 48
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100294#define TTBRx_EL2_ASID_WIDTH U(16)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000295
296/*
297 * VTTBR Definitions
298 */
299#define VTTBR_EL2_VMID_SHIFT 48
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100300#define VTTBR_EL2_VMID_WIDTH U(16)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000301
302/*
303 * ESR Definitions
304 */
305#define ESR_EL2_EC_SHIFT 26
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100306#define ESR_EL2_EC_WIDTH U(6)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000307
308#define ESR_EL2_IL_SHIFT 25
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100309#define ESR_EL2_IL_WIDTH U(1)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000310
311#define ESR_EL2_ISS_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100312#define ESR_EL2_ISS_WIDTH U(25)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000313
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100314#define ESR_EL2_EC_UNKNOWN INPLACE(ESR_EL2_EC, UL(0))
315#define ESR_EL2_EC_WFX INPLACE(ESR_EL2_EC, UL(1))
316#define ESR_EL2_EC_FPU INPLACE(ESR_EL2_EC, UL(7))
317#define ESR_EL2_EC_SVC INPLACE(ESR_EL2_EC, UL(21))
318#define ESR_EL2_EC_HVC INPLACE(ESR_EL2_EC, UL(22))
319#define ESR_EL2_EC_SMC INPLACE(ESR_EL2_EC, UL(23))
320#define ESR_EL2_EC_SYSREG INPLACE(ESR_EL2_EC, UL(24))
321#define ESR_EL2_EC_SVE INPLACE(ESR_EL2_EC, UL(25))
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100322#define ESR_EL2_EC_SME INPLACE(ESR_EL2_EC, UL(29))
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100323#define ESR_EL2_EC_INST_ABORT INPLACE(ESR_EL2_EC, UL(32))
324#define ESR_EL2_EC_INST_ABORT_SEL INPLACE(ESR_EL2_EC, UL(33))
325#define ESR_EL2_EC_DATA_ABORT INPLACE(ESR_EL2_EC, UL(36))
326#define ESR_EL2_EC_DATA_ABORT_SEL INPLACE(ESR_EL2_EC, UL(37))
327#define ESR_EL2_EC_SERROR INPLACE(ESR_EL2_EC, UL(47))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000328
329/* Data/Instruction Abort ESR fields */
AlexeiFedorov537bee02023-02-02 13:38:23 +0000330#define ESR_EL2_ABORT_ISV_BIT (UL(1) << 24)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000331
332#define ESR_EL2_ABORT_SAS_SHIFT 22
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100333#define ESR_EL2_ABORT_SAS_WIDTH U(2)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000334
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100335#define ESR_EL2_ABORT_SAS_BYTE_VAL 0U
336#define ESR_EL2_ABORT_SAS_HWORD_VAL 1U
337#define ESR_EL2_ABORT_SAS_WORD_VAL 2U
338#define ESR_EL2_ABORT_SAS_DWORD_VAL 3U
Soby Mathewb4c6df42022-11-09 11:13:29 +0000339
AlexeiFedorov537bee02023-02-02 13:38:23 +0000340#define ESR_EL2_ABORT_SSE_BIT (UL(1) << 21)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000341
342#define ESR_EL2_ABORT_SRT_SHIFT 16
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100343#define ESR_EL2_ABORT_SRT_WIDTH U(5)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000344
345#define ESR_EL2_ABORT_SET_SHIFT 11
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100346#define ESR_EL2_ABORT_SET_WIDTH U(2)
347#define ESR_EL2_ABORT_SET_UER INPLACE(ESR_EL2_ABORT_SET, UL(0))
348#define ESR_EL2_ABORT_SET_UC INPLACE(ESR_EL2_ABORT_SET, UL(2))
349#define ESR_EL2_ABORT_SET_UEO INPLACE(ESR_EL2_ABORT_SET, UL(3))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000350
AlexeiFedorov537bee02023-02-02 13:38:23 +0000351#define ESR_EL2_ABORT_SF_BIT (UL(1) << 15)
352#define ESR_EL2_ABORT_FNV_BIT (UL(1) << 10)
353#define ESR_EL2_ABORT_EA_BIT (UL(1) << 9)
354#define ESR_EL2_ABORT_S1PTW_BIT (UL(1) << 7)
355#define ESR_EL2_ABORT_WNR_BIT (UL(1) << 6)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000356#define ESR_EL2_ABORT_FSC_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100357#define ESR_EL2_ABORT_FSC_WIDTH U(6)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000358
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100359#define ESR_EL2_ABORT_FSC_TRANSLATION_FAULT UL(0x04)
360#define ESR_EL2_ABORT_FSC_PERMISSION_FAULT UL(0x0c)
361#define ESR_EL2_ABORT_FSC_TRANSLATION_FAULT_L0 UL(0x04)
362#define ESR_EL2_ABORT_FSC_SEA UL(0x10)
363#define ESR_EL2_ABORT_FSC_SEA_TTW_START UL(0x13)
364#define ESR_EL2_ABORT_FSC_SEA_TTW_END UL(0x17)
365#define ESR_EL2_ABORT_FSC_GPF UL(0x28)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000366#define ESR_EL2_ABORT_FSC_LEVEL_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100367#define ESR_EL2_ABORT_FSC_LEVEL_WIDTH U(2)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000368
369/* The ESR fields that are reported to the host on Instr./Data Synchronous Abort */
AlexeiFedorov537bee02023-02-02 13:38:23 +0000370#define ESR_NONEMULATED_ABORT_MASK ( \
371 MASK(ESR_EL2_EC) | \
372 MASK(ESR_EL2_ABORT_SET) | \
373 ESR_EL2_ABORT_FNV_BIT | \
374 ESR_EL2_ABORT_EA_BIT | \
375 MASK(ESR_EL2_ABORT_FSC))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000376
AlexeiFedorov537bee02023-02-02 13:38:23 +0000377#define ESR_EMULATED_ABORT_MASK ( \
Soby Mathewb4c6df42022-11-09 11:13:29 +0000378 ESR_NONEMULATED_ABORT_MASK | \
AlexeiFedorov537bee02023-02-02 13:38:23 +0000379 ESR_EL2_ABORT_ISV_BIT | \
380 MASK(ESR_EL2_ABORT_SAS) | \
381 ESR_EL2_ABORT_SF_BIT | \
Soby Mathewb4c6df42022-11-09 11:13:29 +0000382 ESR_EL2_ABORT_WNR_BIT)
383
384#define ESR_EL2_SERROR_DFSC_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100385#define ESR_EL2_SERROR_DFSC_WIDTH U(6)
386#define ESR_EL2_SERROR_DFSC_UNCAT INPLACE(ESR_EL2_SERROR_DFSC, UL(0))
Raghu Krishnamurthy79530bd2025-01-17 16:04:33 -0800387#define ESR_EL2_SERROR_DFSC_ASYNC INPLACE(ESR_EL2_SERROR_DFSC, UL(0x11))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000388
AlexeiFedorov537bee02023-02-02 13:38:23 +0000389#define ESR_EL2_SERROR_EA_BIT (UL(1) << 9)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000390
391#define ESR_EL2_SERROR_AET_SHIFT 10
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100392#define ESR_EL2_SERROR_AET_WIDTH U(3)
393#define ESR_EL2_SERROR_AET_UC INPLACE(ESR_EL2_SERROR_AET, UL(0))
394#define ESR_EL2_SERROR_AET_UEU INPLACE(ESR_EL2_SERROR_AET, UL(1))
395#define ESR_EL2_SERROR_AET_UEO INPLACE(ESR_EL2_SERROR_AET, UL(2))
396#define ESR_EL2_SERROR_AET_UER INPLACE(ESR_EL2_SERROR_AET, UL(3))
397#define ESR_EL2_SERROR_AET_CE INPLACE(ESR_EL2_SERROR_AET, UL(6))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000398
AlexeiFedorov537bee02023-02-02 13:38:23 +0000399#define ESR_EL2_SERROR_IESB_BIT (UL(1) << 13)
400#define ESR_EL2_SERROR_IDS_BIT (UL(1) << 24)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000401
402/* The ESR fields that are reported to the host on SError */
AlexeiFedorov537bee02023-02-02 13:38:23 +0000403#define ESR_SERROR_MASK ( \
404 ESR_EL2_SERROR_IDS_BIT | \
405 MASK(ESR_EL2_SERROR_AET) | \
406 ESR_EL2_SERROR_EA_BIT | \
407 MASK(ESR_EL2_SERROR_DFSC))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000408
409#define ESR_EL2_SYSREG_TRAP_OP0_SHIFT 20
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100410#define ESR_EL2_SYSREG_TRAP_OP0_WIDTH U(2)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000411
412#define ESR_EL2_SYSREG_TRAP_OP2_SHIFT 17
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100413#define ESR_EL2_SYSREG_TRAP_OP2_WIDTH U(3)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000414
415#define ESR_EL2_SYSREG_TRAP_OP1_SHIFT 14
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100416#define ESR_EL2_SYSREG_TRAP_OP1_WIDTH U(3)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000417
418#define ESR_EL2_SYSREG_TRAP_CRN_SHIFT 10
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100419#define ESR_EL2_SYSREG_TRAP_CRN_WIDTH U(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000420
421#define ESR_EL2_SYSREG_TRAP_RT_SHIFT 5
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100422#define ESR_EL2_SYSREG_TRAP_RT_WIDTH U(5)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000423
424#define ESR_EL2_SYSREG_TRAP_CRM_SHIFT 1
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100425#define ESR_EL2_SYSREG_TRAP_CRM_WIDTH U(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000426
427/* WFx ESR fields */
AlexeiFedorov537bee02023-02-02 13:38:23 +0000428#define ESR_EL2_WFx_TI_BIT (UL(1) << 0)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000429
430/* xVC ESR fields */
431#define ESR_EL2_xVC_IMM_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100432#define ESR_EL2_xVC_IMM_WIDTH U(16)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000433
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000434/* ID_AA64DFR0_EL1 definitions */
435#define ID_AA64DFR0_EL1_HPMN0_SHIFT UL(60)
436#define ID_AA64DFR0_EL1_HPMN0_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000437
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000438#define ID_AA64DFR0_EL1_ExtTrcBuff_SHIFT UL(56)
439#define ID_AA64DFR0_EL1_ExtTrcBuff_WIDTH UL(4)
440
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000441#define ID_AA64DFR0_EL1_BRBE_SHIFT UL(52)
442#define ID_AA64DFR0_EL1_BRBE_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000443
444#define ID_AA64DFR0_EL1_MTPMU_SHIFT UL(48)
445#define ID_AA64DFR0_EL1_MTPMU_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000446
447#define ID_AA64DFR0_EL1_TraceBuffer_SHIFT UL(44)
448#define ID_AA64DFR0_EL1_TraceBuffer_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000449
450#define ID_AA64DFR0_EL1_TraceFilt_SHIFT UL(40)
451#define ID_AA64DFR0_EL1_TraceFilt_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000452
453#define ID_AA64DFR0_EL1_DoubleLock_SHIFT UL(36)
454#define ID_AA64DFR0_EL1_DoubleLock_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000455
456#define ID_AA64DFR0_EL1_PMSVer_SHIFT UL(32)
457#define ID_AA64DFR0_EL1_PMSVer_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000458
459#define ID_AA64DFR0_EL1_CTX_CMPS_SHIFT UL(28)
460#define ID_AA64DFR0_EL1_CTX_CMPS_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000461
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000462#define ID_AA64DFR0_EL1_SEBEP_SHIFT UL(24)
463#define ID_AA64DFR0_EL1_SEBEP_WIDTH UL(4)
464
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000465#define ID_AA64DFR0_EL1_WRPs_SHIFT UL(20)
466#define ID_AA64DFR0_EL1_WRPs_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000467
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000468#define ID_AA64DFR0_EL1_PMSS_SHIFT UL(16)
469#define ID_AA64DFR0_EL1_PMSS_WIDTH UL(4)
470
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000471#define ID_AA64DFR0_EL1_BRPs_SHIFT UL(12)
472#define ID_AA64DFR0_EL1_BRPs_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000473
474#define ID_AA64DFR0_EL1_PMUVer_SHIFT UL(8)
475#define ID_AA64DFR0_EL1_PMUVer_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000476
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000477/* Performance Monitors Extension version */
478#define ID_AA64DFR0_EL1_PMUv3p7 UL(7)
479#define ID_AA64DFR0_EL1_PMUv3p8 UL(8)
480#define ID_AA64DFR0_EL1_PMUv3p9 UL(9)
481
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000482#define ID_AA64DFR0_EL1_TraceVer_SHIFT UL(4)
483#define ID_AA64DFR0_EL1_TraceVer_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000484
485#define ID_AA64DFR0_EL1_DebugVer_SHIFT UL(0)
486#define ID_AA64DFR0_EL1_DebugVer_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000487
488/* Debug architecture version */
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000489#define ID_AA64DFR0_EL1_Debugv8 UL(6)
AlexeiFedorova2ef91d2024-08-08 13:49:20 +0100490#define ID_AA64DFR0_EL1_Debugv8p1 UL(7)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000491#define ID_AA64DFR0_EL1_Debugv8p2 UL(8)
492#define ID_AA64DFR0_EL1_Debugv8p4 UL(9)
493#define ID_AA64DFR0_EL1_Debugv8p8 UL(10)
AlexeiFedorova2ef91d2024-08-08 13:49:20 +0100494#define ID_AA64DFR0_EL1_Debugv8p9 UL(11)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000495
496/* ID_AA64DFR1_EL1 definitions */
497#define ID_AA64DFR1_EL1_EBEP_SHIFT UL(48)
498#define ID_AA64DFR1_EL1_EBEP_WIDTH UL(4)
499
500#define ID_AA64DFR1_EL1_ICNTR_SHIFT UL(36)
501#define ID_AA64DFR1_EL1_ICNTR_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000502
AlexeiFedorova2ef91d2024-08-08 13:49:20 +0100503#define ID_AA64DFR1_EL1_WRPs_SHIFT UL(16)
504#define ID_AA64DFR1_EL1_WRPs_WIDTH UL(8)
505
506#define ID_AA64DFR1_EL1_BRPs_SHIFT UL(8)
507#define ID_AA64DFR1_EL1_BRPs_WIDTH UL(8)
508
Soby Mathewb4c6df42022-11-09 11:13:29 +0000509/* ID_AA64PFR0_EL1 definitions */
510#define ID_AA64PFR0_EL1_SVE_SHIFT UL(32)
511#define ID_AA64PFR0_EL1_SVE_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000512
Javier Almansa Sobrino7b087442025-01-16 18:18:08 +0000513#define ID_AA64PFR0_EL1_MPAM_SHIFT UL(40)
514#define ID_AA64PFR0_EL1_MPAM_WIDTH UL(4)
515
Soby Mathewb4c6df42022-11-09 11:13:29 +0000516#define ID_AA64PFR0_EL1_AMU_SHIFT UL(44)
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100517#define ID_AA64PFR0_EL1_AMU_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000518
Arunachalam Ganapathya27de372023-03-06 11:13:49 +0000519/* ID_AA64PFR1_EL1 definitions */
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +0100520#define ID_AA64PFR1_EL1_SSBS_SHIFT UL(4)
521#define ID_AA64PFR1_EL1_SSBS_WIDTH UL(4)
522#define ID_AA64PFR1_EL1_SSBS_NOT_IMPLEMENTED UL(0)
523#define ID_AA64PFR1_EL1_FEAT_SSBS UL(1)
524#define ID_AA64PFR1_EL1_FEAT_SSBS2 UL(2)
525
526#define ID_AA64PFR1_EL1_MTE_SHIFT UL(8)
527#define ID_AA64PFR1_EL1_MTE_WIDTH UL(4)
528#define ID_AA64PFR1_EL1_MTE_NOT_IMPLEMENTED UL(0)
529#define ID_AA64PFR1_EL1_MTE1 UL(1)
530#define ID_AA64PFR1_EL1_MTE2 UL(2)
531#define ID_AA64PFR1_EL1_MTE3 UL(3)
Arunachalam Ganapathya27de372023-03-06 11:13:49 +0000532
Javier Almansa Sobrino7b087442025-01-16 18:18:08 +0000533#define ID_AA64PFR1_EL1_MPAM_F_SHIFT UL(16)
534#define ID_AA64PFR1_EL1_MPAM_F_WIDTH UL(4)
535
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100536#define ID_AA64PFR1_EL1_SME_SHIFT UL(24)
537#define ID_AA64PFR1_EL1_SME_WIDTH UL(4)
538#define ID_AA64PFR1_EL1_SME_NOT_IMPLEMENTED UL(0)
539#define ID_AA64PFR1_EL1_SME_IMPLEMENTED UL(1)
540#define ID_AA64PFR1_EL1_SME2_IMPLEMENTED UL(2)
541
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +0100542#define ID_AA64PFR1_EL1_NMI_SHIFT UL(36)
543#define ID_AA64PFR1_EL1_NMI_WIDTH UL(4)
544
545#define ID_AA64PFR1_EL1_GCS_SHIFT UL(44)
546#define ID_AA64PFR1_EL1_GCS_WIDTH UL(4)
547
Javier Almansa Sobrinocfd32542024-10-09 19:38:56 +0100548#define ID_AA64PFR1_EL1_DF2_SHIFT UL(56)
549#define ID_AA64PFR1_EL1_DF2_WIDTH UL(4)
550
Soby Mathewb4c6df42022-11-09 11:13:29 +0000551/* ID_AA64MMFR0_EL1 definitions */
552#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000553#define ID_AA64MMFR0_EL1_PARANGE_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000554
Soby Mathew1eccd462024-10-21 13:36:34 +0100555/* Defines for PA width corresponding to PARange [0:3] in id_aa64mmfr0_el1 */
556#define PARANGE_WIDTH_32BITS U(32) /* PARange - 0x0 */
557#define PARANGE_WIDTH_36BITS U(36) /* PARange - 0x1 */
558#define PARANGE_WIDTH_40BITS U(40) /* PARange - 0x2 */
559#define PARANGE_WIDTH_42BITS U(42) /* PARange - 0x3 */
560#define PARANGE_WIDTH_44BITS U(44) /* PARange - 0x4 */
561#define PARANGE_WIDTH_48BITS U(48) /* PARange - 0x5 */
562#define PARANGE_WIDTH_52BITS U(52) /* PARange - 0x6 */
Soby Mathewb4c6df42022-11-09 11:13:29 +0000563
AlexeiFedorov537bee02023-02-02 13:38:23 +0000564#define ID_AA64MMFR0_EL1_ECV_SHIFT UL(60)
565#define ID_AA64MMFR0_EL1_ECV_WIDTH UL(4)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000566#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED UL(0x0)
567#define ID_AA64MMFR0_EL1_ECV_SUPPORTED UL(0x1)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000568#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
569
AlexeiFedorov537bee02023-02-02 13:38:23 +0000570#define ID_AA64MMFR0_EL1_FGT_SHIFT UL(56)
571#define ID_AA64MMFR0_EL1_FGT_WIDTH UL(4)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000572#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED UL(0x0)
573#define ID_AA64MMFR0_EL1_FGT_SUPPORTED UL(0x1)
574#define ID_AA64MMFR0_EL1_FGT2_SUPPORTED UL(0x2)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000575
576#define ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT U(40)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000577#define ID_AA64MMFR0_EL1_TGRAN4_2_WIDTH U(4)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000578#define ID_AA64MMFR0_EL1_TGRAN4_2_TGRAN4 UL(0x0)
579#define ID_AA64MMFR0_EL1_TGRAN4_2_NOT_SUPPORTED UL(0x1)
580#define ID_AA64MMFR0_EL1_TGRAN4_2_SUPPORTED UL(0x2)
581#define ID_AA64MMFR0_EL1_TGRAN4_2_LPA2 UL(0x3)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000582
AlexeiFedorov537bee02023-02-02 13:38:23 +0000583#define ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT UL(32)
584#define ID_AA64MMFR0_EL1_TGRAN16_2_WIDTH UL(4)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000585#define ID_AA64MMFR0_EL1_TGRAN16_2_TGRAN16 UL(0x0)
586#define ID_AA64MMFR0_EL1_TGRAN16_2_NOT_SUPPORTED UL(0x1)
587#define ID_AA64MMFR0_EL1_TGRAN16_2_SUPPORTED UL(0x2)
588#define ID_AA64MMFR0_EL1_TGRAN16_2_LPA2 UL(0x3)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000589
AlexeiFedorov537bee02023-02-02 13:38:23 +0000590#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT UL(28)
591#define ID_AA64MMFR0_EL1_TGRAN4_WIDTH UL(4)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000592#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED UL(0x0)
593#define ID_AA64MMFR0_EL1_TGRAN4_LPA2 UL(0x1)
594#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED UL(0xf)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000595
596#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT UL(24)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000597#define ID_AA64MMFR0_EL1_TGRAN64_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000598#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED UL(0x0)
599#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED UL(0xf)
600
601#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT UL(20)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000602#define ID_AA64MMFR0_EL1_TGRAN16_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000603#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED UL(0x0)
604#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED UL(0x1)
605#define ID_AA64MMFR0_EL1_TGRAN16_LPA2 UL(0x2)
606
607/* RNDR definitions */
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000608#define ID_AA64ISAR0_EL1_RNDR_SHIFT UL(60)
609#define ID_AA64ISAR0_EL1_RNDR_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000610
611/* ID_AA64MMFR1_EL1 definitions */
612#define ID_AA64MMFR1_EL1_VMIDBits_SHIFT UL(4)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000613#define ID_AA64MMFR1_EL1_VMIDBits_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000614#define ID_AA64MMFR1_EL1_VMIDBits_8 UL(0)
615#define ID_AA64MMFR1_EL1_VMIDBits_16 UL(2)
616
Arunachalam Ganapathyf6491212023-02-23 16:04:34 +0000617/* SVE Feature ID register 0 */
618#define ID_AA64ZFR0_EL1 S3_0_C0_C4_4
619
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100620/* SME Feature ID register 0 */
621#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
622
AlexeiFedorovbe9209c2024-02-27 15:16:00 +0000623/* PAR_EL1 definitions */
624#define PAR_EL1_F_BIT (UL(1) << 0)
625
Soby Mathewb4c6df42022-11-09 11:13:29 +0000626/* HPFAR_EL2 definitions */
627#define HPFAR_EL2_FIPA_SHIFT 4
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100628#define HPFAR_EL2_FIPA_WIDTH U(40)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000629#define HPFAR_EL2_FIPA_OFFSET 8
630
631/* SPSR definitions */
632#define SPSR_EL2_MODE_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100633#define SPSR_EL2_MODE_WIDTH U(4)
634#define SPSR_EL2_MODE_EL0t INPLACE(SPSR_EL2_MODE, UL(0))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000635
636#define SPSR_EL2_MODE_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100637#define SPSR_EL2_MODE_WIDTH U(4)
638#define SPSR_EL2_MODE_EL1h INPLACE(SPSR_EL2_MODE, UL(5))
639#define SPSR_EL2_MODE_EL1t INPLACE(SPSR_EL2_MODE, UL(4))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000640
641/* FIXME: DAIF definitions are redundant here. Might need unification. */
642#define SPSR_EL2_nRW_SHIFT 4
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100643#define SPSR_EL2_nRW_WIDTH U(1)
644#define SPSR_EL2_nRW_AARCH64 INPLACE(SPSR_EL2_nRW, UL(0))
645#define SPSR_EL2_nRW_AARCH32 INPLACE(SPSR_EL2_nRW, UL(1))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000646
AlexeiFedorov537bee02023-02-02 13:38:23 +0000647#define SPSR_EL2_DAIF_SHIFT 6
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +0100648#define SPSR_EL2_DAIF_WIDTH U(4)
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100649#define SPSR_EL2_AIF_SHIFT U(6)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000650
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +0100651#define SPSR_EL2_BTYPE_SHIFT U(10)
652#define SPSR_EL2_BTYPE_WIDTH U(2)
653
654#define SPSR_EL2_NZCV_BITS_SHIFT U(28)
655#define SPSR_EL2_NZCV_BITS_WIDTH U(4)
656
AlexeiFedorov537bee02023-02-02 13:38:23 +0000657#define DAIF_FIQ_BIT (UL(1) << 0)
658#define DAIF_IRQ_BIT (UL(1) << 1)
659#define DAIF_ABT_BIT (UL(1) << 2)
660#define DAIF_DBG_BIT (UL(1) << 3)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000661
AlexeiFedorov537bee02023-02-02 13:38:23 +0000662#define SPSR_EL2_F_BIT (UL(1) << 6)
663#define SPSR_EL2_I_BIT (UL(1) << 7)
664#define SPSR_EL2_A_BIT (UL(1) << 8)
665#define SPSR_EL2_D_BIT (UL(1) << 9)
666#define SPSR_EL2_SSBS_BIT (UL(1) << 12)
667#define SPSR_EL2_ALLINT_BIT (UL(1) << 13)
668#define SPSR_EL2_IL_BIT (UL(1) << 20)
669#define SPSR_EL2_SS_BIT (UL(1) << 21)
670#define SPSR_EL2_PAN_BIT (UL(1) << 22)
671#define SPSR_EL2_UAO_BIT (UL(1) << 23)
672#define SPSR_EL2_DIT_BIT (UL(1) << 24)
673#define SPSR_EL2_TCO_BIT (UL(1) << 25)
674#define SPSR_EL2_V_BIT (UL(1) << 28)
675#define SPSR_EL2_C_BIT (UL(1) << 29)
676#define SPSR_EL2_Z_BIT (UL(1) << 30)
677#define SPSR_EL2_N_BIT (UL(1) << 31)
678#define SPSR_EL2_PM_BIT (UL(1) << 32)
679#define SPSR_EL2_PPEND_BIT (UL(1) << 33)
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +0100680#define SPSR_EL2_EXLOCK_BIT (UL(1) << 34)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000681
Arunachalam Ganapathy4f601e72023-05-22 11:49:29 +0100682/* Floating point control and status register */
683#define FPCR S3_3_C4_C4_0
684#define FPSR S3_3_C4_C4_1
685
Arunachalam Ganapathyf6491212023-02-23 16:04:34 +0000686/* SVE Control Register */
687#define ZCR_EL2 S3_4_C1_C2_0
Arunachalam Ganapathy2b456582023-05-19 11:56:44 +0100688#define ZCR_EL2_LEN_SHIFT UL(0)
689#define ZCR_EL2_LEN_WIDTH UL(4)
Arunachalam Ganapathyf6491212023-02-23 16:04:34 +0000690
Arunachalam Ganapathy4f601e72023-05-22 11:49:29 +0100691#define ZCR_EL12 S3_5_C1_C2_0
692
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100693/* SME Control Register */
694#define SMCR_EL2 S3_4_C1_C2_6
695#define SMCR_EL2_LEN_SHIFT UL(0)
696#define SMCR_EL2_LEN_WIDTH UL(4)
697/*
698 * SMCR_EL2_RAZ_LEN is defined to find the architecturally permitted SVL. This
699 * is a combination of RAZ and LEN bit fields.
700 */
701#define SMCR_EL2_RAZ_LEN_SHIFT UL(0)
702#define SMCR_EL2_RAZ_LEN_WIDTH UL(9)
703#define SMCR_EL2_EZT0_BIT (UL(1) << 30)
704#define SMCR_EL2_FA64_BIT (UL(1) << 31)
705
706/* Streaming Vector Control register */
707#define SVCR S3_3_C4_C2_2
708#define SVCR_SM_BIT (UL(1) << 0)
709#define SVCR_ZA_BIT (UL(1) << 1)
710
Soby Mathewb4c6df42022-11-09 11:13:29 +0000711/* VTCR definitions */
712#define VTCR_T0SZ_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100713#define VTCR_T0SZ_WIDTH U(6)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000714
715#define VTCR_SL0_SHIFT 6
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100716#define VTCR_SL0_WIDTH U(2)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000717
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100718#define VTCR_SL0_4K_L2 INPLACE(VTCR_SL0, UL(0))
719#define VTCR_SL0_4K_L1 INPLACE(VTCR_SL0, UL(1))
720#define VTCR_SL0_4K_L0 INPLACE(VTCR_SL0, UL(2))
721#define VTCR_SL0_4K_L3 INPLACE(VTCR_SL0, UL(3))
Javier Almansa Sobrinof6fff692024-02-02 17:13:57 +0000722#define VTCR_SL0_4K_LM1 VTCR_SL0_4K_L2
723
724#define VTCR_SL2_SHIFT 33
725#define VTCR_SL2_WIDTH U(1)
726#define VCTR_SL2_4K_LM1 INPLACE(VTCR_SL2, UL(1))
727
728#define VTCR_DS_SHIFT 32
729#define VTCR_DS_WIDTH U(1)
730#define VTCR_DS_52BIT INPLACE(VTCR_DS, UL(1))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000731
732#define VTCR_IRGN0_SHIFT 8
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100733#define VTCR_IRGN0_WIDTH U(2)
734#define VTCR_IRGN0_WBRAWA INPLACE(VTCR_IRGN0, UL(1))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000735
736#define VTCR_ORGN0_SHIFT 10
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100737#define VTCR_ORGN0_WIDTH U(2)
738#define VTCR_ORGN0_WBRAWA INPLACE(VTCR_ORGN0, UL(1))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000739
740#define VTCR_SH0_SHIFT 12
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100741#define VTCR_SH0_WIDTH U(2)
742#define VTCR_SH0_IS INPLACE(VTCR_SH0, UL(3))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000743
744#define VTCR_TG0_SHIFT 14
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100745#define VTCR_TG0_WIDTH U(2)
746#define VTCR_TG0_4K INPLACE(VTCR_TG0, UL(0))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000747
748#define VTCR_PS_SHIFT 16
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100749#define VTCR_PS_WIDTH U(3)
Mathieu Poirier6752efa2024-09-24 11:53:59 -0600750#define VTCR_PS_32 INPLACE(VTCR_PS, UL(0))
751#define VTCR_PS_36 INPLACE(VTCR_PS, UL(1))
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100752#define VTCR_PS_40 INPLACE(VTCR_PS, UL(2))
Mathieu Poirier6752efa2024-09-24 11:53:59 -0600753#define VTCR_PS_42 INPLACE(VTCR_PS, UL(3))
754#define VTCR_PS_44 INPLACE(VTCR_PS, UL(4))
755#define VTCR_PS_48 INPLACE(VTCR_PS, UL(5))
756#define VTCR_PS_52 INPLACE(VTCR_PS, UL(6))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000757
758#define VTCR_VS (UL(1) << 19)
759#define VTCR_NSA (UL(1) << 30)
760#define VTCR_RES1 (UL(1) << 31)
761
762#define VTCR_FLAGS ( \
763 VTCR_IRGN0_WBRAWA | /* PTW inner cache attr. is WB RAWA*/ \
764 VTCR_ORGN0_WBRAWA | /* PTW outer cache attr. is WB RAWA*/ \
765 VTCR_SH0_IS | /* PTW shareability attr. is Outer Sharable*/\
766 VTCR_TG0_4K | /* 4K granule size in non-secure PT*/ \
Soby Mathewb4c6df42022-11-09 11:13:29 +0000767 /* VS = 0 size(VMID) = 8 */ \
768 /* NSW = 0 non-secure s2 is made of secure pages*/ \
769 VTCR_NSA | /* non-secure IPA maps to non-secure PA */ \
770 VTCR_RES1 \
771 )
772
Soby Mathewb4c6df42022-11-09 11:13:29 +0000773/* PMCR_EL0 Definitions */
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000774#define PMCR_EL0_N_SHIFT 11
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100775#define PMCR_EL0_N_WIDTH U(5)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000776#define PMCR_EL0_LC_BIT (UL(1) << 6)
777#define PMCR_EL0_DP_BIT (UL(1) << 5)
778#define PMCR_EL0_C_BIT (UL(1) << 2)
779#define PMCR_EL0_P_BIT (UL(1) << 1)
780#define PMCR_EL0_E_BIT (UL(1) << 0)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000781
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000782#define PMCR_EL0_INIT (PMCR_EL0_LC_BIT | PMCR_EL0_DP_BIT)
783#define PMCR_EL0_INIT_RESET (PMCR_EL0_INIT | PMCR_EL0_C_BIT | \
784 PMCR_EL0_P_BIT)
AlexeiFedorovc1c2aed2025-01-15 18:00:08 +0000785/* PMSELR_EL0 Definitions */
786#define PMSELR_EL0_SEL_SHIFT 0
787#define PMSELR_EL0_SEL_WIDTH U(5)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000788
AlexeiFedorov862f96c2024-03-01 16:26:48 +0000789/* DCZID_EL0 Definitions */
790#define DCZID_EL0_BS_SHIFT 0
791#define DCZID_EL0_BS_WIDTH U(4)
792#define DCZID_EL0_DZP_BIT (UL(1) << 4)
793
Soby Mathewb4c6df42022-11-09 11:13:29 +0000794/* MDSCR_EL1 Definitions */
AlexeiFedorov537bee02023-02-02 13:38:23 +0000795#define MDSCR_EL1_TDCC_BIT (UL(1) << 12)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000796
797/* SCTLR register definitions */
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600798#define SCTLR_ELx_RES1_BIT ((UL(1) << 22) /* TODO: ARMv8.5-CSEH, otherwise RES1 */ | \
799 (UL(1) << 11) /* TODO: ARMv8.5-CSEH, otherwise RES1 */)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000800
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600801#define SCTLR_ELx_M_BIT (UL(1) << 0)
AlexeiFedorovbb01b422023-10-24 17:00:50 +0100802#define SCTLR_ELx_A_BIT (UL(1) << 1)
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600803#define SCTLR_ELx_C_BIT (UL(1) << 2)
804#define SCTLR_ELx_SA_BIT (UL(1) << 3)
805#define SCTLR_ELx_SA0_BIT (UL(1) << 4)
806#define SCTLR_ELx_CP15BEN_BIT (UL(1) << 5)
807#define SCTLR_ELx_nAA_BIT (UL(1) << 6)
808#define SCTLR_ELx_SED_BIT (UL(1) << 8)
809#define SCTLR_ELx_EOS_BIT (UL(1) << 11)
810#define SCTLR_ELx_I_BIT (UL(1) << 12)
811#define SCTLR_ELx_DZE_BIT (UL(1) << 14)
812#define SCTLR_ELx_UCT_BIT (UL(1) << 15)
813#define SCTLR_ELx_nTWI_BIT (UL(1) << 16)
814#define SCTLR_ELx_nTWE_BIT (UL(1) << 18)
815#define SCTLR_ELx_WXN_BIT (UL(1) << 19)
816#define SCTLR_ELx_TSCXT_BIT (UL(1) << 20)
817#define SCTLR_ELx_EIS_BIT (UL(1) << 22)
818#define SCTLR_ELx_SPAN_BIT (UL(1) << 23)
819#define SCTLR_ELx_EE_BIT (UL(1) << 25)
820#define SCTLR_ELx_UCI_BIT (UL(1) << 26)
821#define SCTLR_ELx_nTLSMD_BIT (UL(1) << 28)
822#define SCTLR_ELx_LSMAOE_BIT (UL(1) << 29)
823#define SCTLR_ELx_EnIA_BIT (UL(1) << 31)
Shruti Guptaa4cb2a22023-05-23 14:55:49 +0100824#define SCTLR_ELx_BT0_BIT (UL(1) << 35)
825#define SCTLR_ELx_BT1_BIT (UL(1) << 36)
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +0100826#define SCTLR_ELx_DSSBS_BIT (UL(1) << 44)
827#define SCTLR_ELx_SPINTMASK_BIT (UL(1) << 62)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000828
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600829#define SCTLR_EL1_FLAGS (SCTLR_ELx_SPAN_BIT | SCTLR_ELx_EIS_BIT | SCTLR_ELx_nTWE_BIT | \
830 SCTLR_ELx_nTWI_BIT | SCTLR_ELx_EOS_BIT | SCTLR_ELx_nAA_BIT | \
831 SCTLR_ELx_CP15BEN_BIT | SCTLR_ELx_SA0_BIT | SCTLR_ELx_SA_BIT)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000832
AlexeiFedorovbb01b422023-10-24 17:00:50 +0100833#define SCTLR_EL2_BITS (SCTLR_ELx_C_BIT /* Data accesses are cacheable
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600834 * as per translation tables */ | \
835 /* SCTLR_EL2_M = 0 (MMU disabled) */ \
836 /* SCTLR_EL2_A = 0
837 * (No alignment checks) */ \
838 SCTLR_ELx_SA_BIT /* SP aligned at EL2 */ | \
839 SCTLR_ELx_SA0_BIT /* SP Alignment check enable for EL0 */ \
840 /* SCTLR_EL2_CP15BEN = 0 (EL0 using AArch32:
841 * EL0 execution of the CP15DMB, CP15DSB,
842 * and CP15ISB instructions is
843 * UNDEFINED. */ \
844 /* SCTLR_EL2_NAA = 0 (unaligned MA fault
845 * at EL2 and EL0) */ \
846 /* SCTLR_EL2_ITD = 0 (A32 Only) */ | \
847 SCTLR_ELx_SED_BIT /* A32 Only, RES1 for non-A32 systems */ \
848 /* SCTLR_EL2_EOS TODO: ARMv8.5-CSEH,
849 * otherwise RES1 */ | \
850 SCTLR_ELx_I_BIT /* I$ is ON for EL2 and EL0 */ | \
851 SCTLR_ELx_DZE_BIT /* Do not trap DC ZVA */ | \
852 SCTLR_ELx_UCT_BIT /* Allow EL0 access to CTR_EL0 */ | \
853 SCTLR_ELx_nTWI_BIT /* Don't trap WFI from EL0 to EL2 */ | \
854 SCTLR_ELx_nTWE_BIT /* Don't trap WFE from EL0 to EL2 */ | \
855 SCTLR_ELx_WXN_BIT /* W implies XN */ | \
856 SCTLR_ELx_TSCXT_BIT /* Trap EL0 accesss to SCXTNUM_EL0 */ | \
857 /* SCTLR_EL2_EIS EL2 exception is context
858 * synchronizing
859 */ \
860 SCTLR_ELx_RES1_BIT | \
861 /* SCTLR_EL2_SPAN = 0 (Set PSTATE.PAN = 1 on
862 * exceptions to EL2)) */ \
863 SCTLR_ELx_UCI_BIT /* Allow cache maintenance
864 * instructions at EL0 */ | \
865 SCTLR_ELx_nTLSMD_BIT /* A32/T32 only */ | \
866 SCTLR_ELx_LSMAOE_BIT /* A32/T32 only */)
867
AlexeiFedorovbb01b422023-10-24 17:00:50 +0100868#ifdef RMM_FPU_USE_AT_REL2
869#define SCTLR_EL2_INIT SCTLR_EL2_BITS
870#else
871#define SCTLR_EL2_INIT (SCTLR_EL2_BITS | \
872 SCTLR_ELx_A_BIT /* Alignment fault check enable */)
873#endif
874
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600875#define SCTLR_EL2_RUNTIME (SCTLR_EL2_INIT | \
876 SCTLR_ELx_M_BIT /* MMU enabled */)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000877
Javier Almansa Sobrinocfd32542024-10-09 19:38:56 +0100878/* SCTLR2_ELx Register definitions */
879#define SCTLR2_ELx_NMEA_BIT (UL(1) << 2)
880#define SCTLR2_ELx_EnADERR_BIT (UL(1) << 3)
881#define SCTLR2_ELx_EnANERR_BIT (UL(1) << 4)
882#define SCTLR2_ELx_EASE_BIT (UL(1) << 5)
883#define SCTLR2_ELx_EnIDCP128_BIT (UL(1) << 6)
884
Arunachalam Ganapathy9ade18b2023-06-12 14:07:21 +0100885/* RMM sets HCR_EL2.E2H to 1. CPTR_EL2 definitions when HCR_EL2.E2H == 1 */
886#define CPTR_EL2_VHE_TTA (UL(1) << 28)
887#define CPTR_EL2_VHE_TAM (UL(1) << 30)
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100888
Arunachalam Ganapathy9ade18b2023-06-12 14:07:21 +0100889#define CPTR_EL2_VHE_FPEN_SHIFT UL(20)
890#define CPTR_EL2_VHE_FPEN_WIDTH UL(2)
891#define CPTR_EL2_VHE_FPEN_TRAP_ALL_00 UL(0)
892#define CPTR_EL2_VHE_FPEN_TRAP_TGE_01 UL(1)
893#define CPTR_EL2_VHE_FPEN_TRAP_ALL_10 UL(2)
894#define CPTR_EL2_VHE_FPEN_NO_TRAP_11 UL(3)
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100895
Arunachalam Ganapathy9ade18b2023-06-12 14:07:21 +0100896#define CPTR_EL2_VHE_ZEN_SHIFT UL(16)
897#define CPTR_EL2_VHE_ZEN_WIDTH UL(2)
898#define CPTR_EL2_VHE_ZEN_TRAP_ALL_00 UL(0x0)
899#define CPTR_EL2_VHE_ZEN_NO_TRAP_11 UL(0x3)
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100900
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100901#define CPTR_EL2_VHE_SMEN_SHIFT UL(24)
902#define CPTR_EL2_VHE_SMEN_WIDTH UL(2)
903#define CPTR_EL2_VHE_SMEN_TRAP_ALL_00 UL(0x0)
904#define CPTR_EL2_VHE_SMEN_NO_TRAP_11 UL(0x3)
905
Arunachalam Ganapathyddccbae2023-10-03 11:29:42 +0100906#define CPTR_EL2_VHE_SIMD_MASK (MASK(CPTR_EL2_VHE_FPEN) | \
907 MASK(CPTR_EL2_VHE_ZEN) | \
908 MASK(CPTR_EL2_VHE_SMEN))
909
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100910/* Trap all AMU, trace, FPU, SVE, SME accesses */
Arunachalam Ganapathy9ade18b2023-06-12 14:07:21 +0100911#define CPTR_EL2_VHE_INIT ((CPTR_EL2_VHE_ZEN_TRAP_ALL_00 << \
912 CPTR_EL2_VHE_ZEN_SHIFT) | \
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100913 (CPTR_EL2_VHE_SMEN_TRAP_ALL_00 << \
914 CPTR_EL2_VHE_SMEN_SHIFT) | \
Arunachalam Ganapathy9ade18b2023-06-12 14:07:21 +0100915 (CPTR_EL2_VHE_FPEN_TRAP_ALL_00 << \
916 CPTR_EL2_VHE_FPEN_SHIFT) | \
917 CPTR_EL2_VHE_TTA | \
918 CPTR_EL2_VHE_TAM)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000919
920/* MDCR_EL2 definitions */
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000921#define MDCR_EL2_HPMFZS (UL(1) << 36)
922#define MDCR_EL2_HPMFZO (UL(1) << 29)
923#define MDCR_EL2_MTPME (UL(1) << 28)
924#define MDCR_EL2_TDCC (UL(1) << 27)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000925#define MDCR_EL2_HLP (UL(1) << 26)
926#define MDCR_EL2_HCCD (UL(1) << 23)
927#define MDCR_EL2_TTRF (UL(1) << 19)
928#define MDCR_EL2_HPMD (UL(1) << 17)
929#define MDCR_EL2_TPMS (UL(1) << 14)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000930#define MDCR_EL2_E2PB(x) ((x) << 12)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000931#define MDCR_EL2_E2PB_EL1 UL(3)
932#define MDCR_EL2_TDRA_BIT (UL(1) << 11)
933#define MDCR_EL2_TDOSA_BIT (UL(1) << 10)
934#define MDCR_EL2_TDA_BIT (UL(1) << 9)
935#define MDCR_EL2_TDE_BIT (UL(1) << 8)
936#define MDCR_EL2_HPME_BIT (UL(1) << 7)
937#define MDCR_EL2_TPM_BIT (UL(1) << 6)
938#define MDCR_EL2_TPMCR_BIT (UL(1) << 5)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000939
940#define MDCR_EL2_HPMN_SHIFT UL(0)
941#define MDCR_EL2_HPMN_WIDTH UL(5)
942
943#define MDCR_EL2_INIT (MDCR_EL2_MTPME | \
944 MDCR_EL2_HCCD | \
945 MDCR_EL2_HPMD | \
946 MDCR_EL2_TDA_BIT | \
947 MDCR_EL2_TPM_BIT | \
948 MDCR_EL2_TPMCR_BIT)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000949
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600950/* Armv8.3 Pointer Authentication Registers */
951#define APIAKeyLo_EL1 S3_0_C2_C1_0
952#define APIAKeyHi_EL1 S3_0_C2_C1_1
953#define APIBKeyLo_EL1 S3_0_C2_C1_2
954#define APIBKeyHi_EL1 S3_0_C2_C1_3
955#define APDAKeyLo_EL1 S3_0_C2_C2_0
956#define APDAKeyHi_EL1 S3_0_C2_C2_1
957#define APDBKeyLo_EL1 S3_0_C2_C2_2
958#define APDBKeyHi_EL1 S3_0_C2_C2_3
959#define APGAKeyLo_EL1 S3_0_C2_C3_0
960#define APGAKeyHi_EL1 S3_0_C2_C3_1
961
AlexeiFedorov887a8aa2024-09-11 16:22:20 +0100962/*
963 * MPIDR_EL1 definitions
964 * 'MPIDR_EL1_AFF<n>_VAL_SHIFT' constants specify the right shift
965 * for affinity field <n> that gives the field's actual value.
966 */
Soby Mathewb4c6df42022-11-09 11:13:29 +0000967
AlexeiFedorov887a8aa2024-09-11 16:22:20 +0100968/* Aff0[3:0] - Affinity level 0
969 * For compatibility with GICv3 only Aff0[3:0] field is used,
970 * and Aff0[7:4] of MPIDR_EL1 value is RES0 to match RmiRecMpidr.
971 */
972#define MPIDR_EL1_AFF0_SHIFT U(0)
973#define MPIDR_EL1_AFF0_WIDTH U(4)
974#define MPIDR_EL1_AFF0_VAL_SHIFT U(0)
975
976/* Aff1[15:8] - Affinity level 1 */
977#define MPIDR_EL1_AFF1_SHIFT U(8)
978#define MPIDR_EL1_AFF1_WIDTH U(8)
979#define MPIDR_EL1_AFF1_VAL_SHIFT U(4)
980
981/* Aff2[23:16] - Affinity level 2 */
982#define MPIDR_EL1_AFF2_SHIFT U(16)
983#define MPIDR_EL1_AFF2_WIDTH U(8)
984#define MPIDR_EL1_AFF2_VAL_SHIFT U(4)
985
986/* Aff3[39:32] - Affinity level 3 */
987#define MPIDR_EL1_AFF3_SHIFT U(32)
988#define MPIDR_EL1_AFF3_WIDTH U(8)
989#define MPIDR_EL1_AFF3_VAL_SHIFT U(12)
990
991/*
992 * Extract the value of MPIDR_EL1.Aff<n> register field shifted right
993 * so it can be evaluated directly.
994 */
995#define MPIDR_EL1_AFF(n, reg) \
996 (((reg) & MASK(MPIDR_EL1_AFF##n)) >> MPIDR_EL1_AFF##n##_VAL_SHIFT)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000997
998/*
999 * RmiRecMpidr type definitions.
1000 *
AlexeiFedorov887a8aa2024-09-11 16:22:20 +01001001 * 'RMI_MPIDR_AFF<n>_VAL_SHIFT' constants specify the right shift
Soby Mathewb4c6df42022-11-09 11:13:29 +00001002 * for affinity field <n> that gives the field's actual value.
1003 *
1004 * Aff0[3:0] - Affinity level 0
1005 * For compatibility with GICv3 only Aff0[3:0] field is used,
1006 * and Aff0[7:4] of a REC MPIDR value is RES0.
1007 */
AlexeiFedorov887a8aa2024-09-11 16:22:20 +01001008#define RMI_MPIDR_AFF0_SHIFT U(0)
1009#define RMI_MPIDR_AFF0_WIDTH U(4)
1010#define RMI_MPIDR_AFF0_VAL_SHIFT U(0)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001011
1012/* Aff1[15:8] - Affinity level 1 */
AlexeiFedorov887a8aa2024-09-11 16:22:20 +01001013#define RMI_MPIDR_AFF1_SHIFT U(8)
1014#define RMI_MPIDR_AFF1_WIDTH U(8)
1015#define RMI_MPIDR_AFF1_VAL_SHIFT U(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001016
1017/* Aff2[23:16] - Affinity level 2 */
AlexeiFedorov887a8aa2024-09-11 16:22:20 +01001018#define RMI_MPIDR_AFF2_SHIFT U(16)
1019#define RMI_MPIDR_AFF2_WIDTH U(8)
1020#define RMI_MPIDR_AFF2_VAL_SHIFT U(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001021
AlexeiFedorov887a8aa2024-09-11 16:22:20 +01001022/* Aff3[31:24] - Affinity level 3 */
1023#define RMI_MPIDR_AFF3_SHIFT U(24)
1024#define RMI_MPIDR_AFF3_WIDTH U(8)
1025#define RMI_MPIDR_AFF3_VAL_SHIFT U(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001026
1027/*
AlexeiFedorov887a8aa2024-09-11 16:22:20 +01001028 * Extract the value of RmiRecMpidr.Aff<n> field shifted right
Soby Mathewb4c6df42022-11-09 11:13:29 +00001029 * so it can be evaluated directly.
1030 */
AlexeiFedorov887a8aa2024-09-11 16:22:20 +01001031#define RMI_MPIDR_AFF(n, val) \
1032 (((val) & MASK(RMI_MPIDR_AFF##n)) >> RMI_MPIDR_AFF##n##_VAL_SHIFT)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001033
AlexeiFedorov887a8aa2024-09-11 16:22:20 +01001034/* VMPIDR bit [31] = RES1 */
1035#define VMPIDR_EL2_RES1 (UL(1) << 31)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001036
1037/* ICC_SRE_EL2 defintions */
1038#define ICC_SRE_EL2_ENABLE (UL(1) << 3) /* Enable lower EL access to ICC_SRE_EL1 */
1039#define ICC_SRE_EL2_DIB (UL(1) << 2) /* Disable IRQ bypass */
1040#define ICC_SRE_EL2_DFB (UL(1) << 1) /* Disable FIQ bypass */
1041#define ICC_SRE_EL2_SRE (UL(1) << 0) /* Enable sysreg access */
1042
AlexeiFedorov537bee02023-02-02 13:38:23 +00001043#define ICC_SRE_EL2_INIT (ICC_SRE_EL2_ENABLE | ICC_SRE_EL2_DIB | \
Soby Mathewb4c6df42022-11-09 11:13:29 +00001044 ICC_SRE_EL2_DFB | ICC_SRE_EL2_SRE)
1045
Soby Mathewb4c6df42022-11-09 11:13:29 +00001046#define PMSCR_EL2_INIT 0x0
1047
1048#define SYSREG_ESR(op0, op1, crn, crm, op2) \
AlexeiFedorov13b86dd2023-08-29 10:38:09 +01001049 ((UL(op0) << ESR_EL2_SYSREG_TRAP_OP0_SHIFT) | \
1050 (UL(op1) << ESR_EL2_SYSREG_TRAP_OP1_SHIFT) | \
1051 (UL(crn) << ESR_EL2_SYSREG_TRAP_CRN_SHIFT) | \
1052 (UL(crm) << ESR_EL2_SYSREG_TRAP_CRM_SHIFT) | \
1053 (UL(op2) << ESR_EL2_SYSREG_TRAP_OP2_SHIFT))
Soby Mathewb4c6df42022-11-09 11:13:29 +00001054
1055#define ESR_EL2_SYSREG_MASK SYSREG_ESR(3, 7, 15, 15, 7)
1056
1057#define ESR_EL2_SYSREG_ID_MASK SYSREG_ESR(3, 7, 15, 0, 0)
1058#define ESR_EL2_SYSREG_ID SYSREG_ESR(3, 0, 0, 0, 0)
1059
1060#define ESR_EL2_SYSREG_ID_AA64PFR0_EL1 SYSREG_ESR(3, 0, 0, 4, 0)
1061#define ESR_EL2_SYSREG_ID_AA64PFR1_EL1 SYSREG_ESR(3, 0, 0, 4, 1)
1062#define ESR_EL2_SYSREG_ID_AA64ZFR0_EL1 SYSREG_ESR(3, 0, 0, 4, 4)
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +01001063#define ESR_EL2_SYSREG_ID_AA64SMFR0_EL1 SYSREG_ESR(3, 0, 0, 4, 5)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001064
1065#define ESR_EL2_SYSREG_ID_AA64DFR0_EL1 SYSREG_ESR(3, 0, 0, 5, 0)
1066#define ESR_EL2_SYSREG_ID_AA64DFR1_EL1 SYSREG_ESR(3, 0, 0, 5, 1)
1067
1068#define ESR_EL2_SYSREG_ID_AA64AFR0_EL1 SYSREG_ESR(3, 0, 0, 5, 4)
1069#define ESR_EL2_SYSREG_ID_AA64AFR1_EL1 SYSREG_ESR(3, 0, 0, 5, 5)
1070
1071#define ESR_EL2_SYSREG_ID_AA64ISAR0_EL1 SYSREG_ESR(3, 0, 0, 6, 0)
1072#define ESR_EL2_SYSREG_ID_AA64ISAR1_EL1 SYSREG_ESR(3, 0, 0, 6, 1)
1073
1074#define ESR_EL2_SYSREG_ID_AA64MMFR0_EL1 SYSREG_ESR(3, 0, 0, 7, 0)
1075#define ESR_EL2_SYSREG_ID_AA64MMFR1_EL1 SYSREG_ESR(3, 0, 0, 7, 1)
1076#define ESR_EL2_SYSREG_ID_AA64MMFR2_EL1 SYSREG_ESR(3, 0, 0, 7, 2)
1077
AlexeiFedorov7bb7a702023-01-17 17:04:14 +00001078/* ID_AA64ISAR1_EL1 definitions */
1079#define ID_AA64ISAR1_EL1_GPI_SHIFT UL(28)
1080#define ID_AA64ISAR1_EL1_GPI_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +00001081
1082#define ID_AA64ISAR1_EL1_GPA_SHIFT UL(24)
1083#define ID_AA64ISAR1_EL1_GPA_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +00001084
1085#define ID_AA64ISAR1_EL1_API_SHIFT UL(8)
1086#define ID_AA64ISAR1_EL1_API_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +00001087
1088#define ID_AA64ISAR1_EL1_APA_SHIFT UL(4)
1089#define ID_AA64ISAR1_EL1_APA_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001090
1091#define ESR_EL2_SYSREG_TIMERS_MASK SYSREG_ESR(3, 3, 15, 12, 0)
1092#define ESR_EL2_SYSREG_TIMERS SYSREG_ESR(3, 3, 14, 0, 0)
1093
1094#define ESR_EL2_SYSREG_TIMER_CNTP_TVAL_EL0 SYSREG_ESR(3, 3, 14, 2, 0)
1095#define ESR_EL2_SYSREG_TIMER_CNTP_CTL_EL0 SYSREG_ESR(3, 3, 14, 2, 1)
1096#define ESR_EL2_SYSREG_TIMER_CNTP_CVAL_EL0 SYSREG_ESR(3, 3, 14, 2, 2)
1097#define ESR_EL2_SYSREG_TIMER_CNTV_TVAL_EL0 SYSREG_ESR(3, 3, 14, 3, 0)
1098#define ESR_EL2_SYSREG_TIMER_CNTV_CTL_EL0 SYSREG_ESR(3, 3, 14, 3, 1)
1099#define ESR_EL2_SYSREG_TIMER_CNTV_CVAL_EL0 SYSREG_ESR(3, 3, 14, 3, 2)
1100
1101#define ESR_EL2_SYSREG_ICC_PMR_EL1 SYSREG_ESR(3, 0, 4, 6, 0)
1102
1103/*
1104 * GIC system registers encoding mask for registers from
1105 * ICC_IAR0_EL1(3, 0, 12, 8, 0) to ICC_IGRPEN1_EL1(3, 0, 12, 12, 7).
1106 */
1107#define ESR_EL2_SYSREG_ICC_EL1_MASK SYSREG_ESR(3, 3, 15, 8, 0)
1108#define ESR_EL2_SYSREG_ICC_EL1 SYSREG_ESR(3, 0, 12, 8, 0)
1109
1110#define ESR_EL2_SYSREG_ICC_DIR SYSREG_ESR(3, 0, 12, 11, 1)
1111#define ESR_EL2_SYSREG_ICC_SGI1R_EL1 SYSREG_ESR(3, 0, 12, 11, 5)
1112#define ESR_EL2_SYSREG_ICC_SGI0R_EL1 SYSREG_ESR(3, 0, 12, 11, 7)
1113
1114#define ESR_EL2_SYSREG_DIRECTION (UL(1) << 0)
AlexeiFedorov13b86dd2023-08-29 10:38:09 +01001115#define ESR_EL2_SYSREG_IS_WRITE(esr) (((esr) & ESR_EL2_SYSREG_DIRECTION) == 0UL)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001116
Sona Mathew21992e72025-02-03 00:37:22 -06001117/*
1118 * FEAT_BRBE system registers encoding mask for registers from
1119 * BRBINF<n>_EL1(2, 1, 8, 0, 0) to BRBTGTINJ_EL1(2, 1, 9, 1, 2).
1120 */
1121#define ESR_EL2_SYSREG_BRBE SYSREG_ESR(2, 1, 8, 0, 0)
1122#define ESR_EL2_SYSREG_BRBE_MASK SYSREG_ESR(2, 7, 14, 0, 0)
1123
AlexeiFedorov537bee02023-02-02 13:38:23 +00001124#define ESR_IL(esr) ((esr) & MASK(ESR_EL2_IL))
Soby Mathewb4c6df42022-11-09 11:13:29 +00001125
AlexeiFedorovfeaef162022-12-23 16:59:51 +00001126#define ESR_EL2_SYSREG_ISS_RT(esr) EXTRACT(ESR_EL2_SYSREG_TRAP_RT, esr)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001127
AlexeiFedorov93f5ec52023-08-31 14:26:53 +01001128#define ICC_HPPIR1_EL1_INTID_SHIFT UL(0)
1129#define ICC_HPPIR1_EL1_INTID_WIDTH UL(24)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001130
1131#define CNTHCTL_EL2_EL0PCTEN (UL(1) << UL(0))
1132#define CNTHCTL_EL2_EL0VCTEN (UL(1) << UL(1))
1133#define CNTHCTL_EL2_EL1PCTEN (UL(1) << 10)
1134#define CNTHCTL_EL2_EL1PTEN (UL(1) << 11)
1135#define CNTHCTL_EL2_EL1TVT (UL(1) << 13)
1136#define CNTHCTL_EL2_EL1TVCT (UL(1) << 14)
1137#define CNTHCTL_EL2_CNTVMASK (UL(1) << 18)
1138#define CNTHCTL_EL2_CNTPMASK (UL(1) << 19)
1139
1140#define CNTHCTL_EL2_INIT (CNTHCTL_EL2_EL0VCTEN | CNTHCTL_EL2_EL0PCTEN)
1141
1142#define CNTHCTL_EL2_NO_TRAPS (CNTHCTL_EL2_EL1PCTEN | \
1143 CNTHCTL_EL2_EL1PTEN)
1144
1145#define CNTx_CTL_ENABLE (UL(1) << 0)
1146#define CNTx_CTL_IMASK (UL(1) << 1)
1147#define CNTx_CTL_ISTATUS (UL(1) << 2)
1148
1149/*******************************************************************************
1150 * Definitions of register offsets, fields and macros for CPU system
1151 * instructions.
1152 ******************************************************************************/
1153
1154#define TLBI_ADDR_SHIFT U(12)
AlexeiFedorov1ba649f2023-10-19 13:56:02 +01001155#define TLBI_ADDR_MASK UL(0x0FFFFFFFFFFF)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001156#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
1157
1158/* ID_AA64MMFR2_EL1 definitions */
AlexeiFedorov537bee02023-02-02 13:38:23 +00001159#define ID_AA64MMFR2_EL1_ST_SHIFT UL(28)
1160#define ID_AA64MMFR2_EL1_ST_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001161
AlexeiFedorov537bee02023-02-02 13:38:23 +00001162#define ID_AA64MMFR2_EL1_CNP_SHIFT UL(0)
1163#define ID_AA64MMFR2_EL1_CNP_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001164
Javier Almansa Sobrinocfd32542024-10-09 19:38:56 +01001165/* ID_AA64MMFR3_EL1_definitions */
1166#define ID_AA64MMFR3 S3_0_C0_C7_3
1167#define ID_AA64MMFR3_EL1_SCTLRX_SHIFT UL(4)
1168#define ID_AA64MMFR3_EL1_SCTLRX_WIDTH UL(4)
1169
Soby Mathewb4c6df42022-11-09 11:13:29 +00001170/* Custom defined values to indicate the vector offset to exception handlers */
1171#define ARM_EXCEPTION_SYNC_LEL 0
1172#define ARM_EXCEPTION_IRQ_LEL 1
1173#define ARM_EXCEPTION_FIQ_LEL 2
1174#define ARM_EXCEPTION_SERROR_LEL 3
1175
AlexeiFedorov537bee02023-02-02 13:38:23 +00001176#define VBAR_CEL_SP_EL0_OFFSET 0x0
1177#define VBAR_CEL_SP_ELx_OFFSET 0x200
1178#define VBAR_LEL_AA64_OFFSET 0x400
1179#define VBAR_LEL_AA32_OFFSET 0x600
Soby Mathewb4c6df42022-11-09 11:13:29 +00001180
Javier Almansa Sobrinocfd32542024-10-09 19:38:56 +01001181/* SError vector offset from Sync exception vector */
1182#define VBAR_SERROR_OFFSET UL(0x180)
1183
AlexeiFedorov4c7d4852024-01-25 14:37:34 +00001184/* Stack Pointer selection */
1185#define MODE_SP_EL0 UL(0)
1186#define MODE_SP_ELX UL(1)
1187
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +01001188/*******************************************************************************
1189 * FEAT_GCS - Guarded Control Stack Registers
1190 ******************************************************************************/
1191#define ID_GCSCR_EL12 S3_5_C2_C5_0
1192#define GCSCR_EXLOCK_EN_BIT (UL(1) << 6)
1193
1194
Soby Mathewb4c6df42022-11-09 11:13:29 +00001195#endif /* ARCH_H */