Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 1 | /* |
| 2 | * SPDX-License-Identifier: BSD-3-Clause |
| 3 | * SPDX-FileCopyrightText: Copyright TF-RMM Contributors. |
| 4 | */ |
| 5 | |
| 6 | #ifndef ARCH_H |
| 7 | #define ARCH_H |
| 8 | |
| 9 | #include <utils_def.h> |
| 10 | |
| 11 | /* Cache line size */ |
| 12 | #define CACHE_WRITEBACK_GRANULE UL(64) |
| 13 | |
| 14 | /* Timer interrupt IDs defined by the Server Base System Architecture */ |
| 15 | #define EL1_VIRT_TIMER_PPI UL(27) |
| 16 | #define EL1_PHYS_TIMER_PPI UL(30) |
| 17 | |
| 18 | /* Counter-timer Physical Offset register */ |
| 19 | #define CNTPOFF_EL2 S3_4_C14_C0_6 |
| 20 | |
| 21 | /* MPAM0 Register */ |
| 22 | #define MPAM0_EL1 S3_0_C10_C5_1 |
| 23 | |
| 24 | /* Interrupt Controller registers */ |
| 25 | #define ICC_HPPIR1_EL1 S3_0_C12_C12_2 |
| 26 | #define ICC_SRE_EL2 S3_4_C12_C9_5 |
| 27 | |
| 28 | /* Interrupt Controller Control Register */ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 29 | #define ICC_CTLR_EL1 S3_0_C12_C12_4 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 30 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 31 | #define ICC_CTLR_EL1_EXT_RANGE_BIT (UL(1) << 19) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 32 | |
| 33 | /* Virtual GIC registers */ |
| 34 | #define ICH_AP0R0_EL2 S3_4_C12_C8_0 |
| 35 | #define ICH_AP0R1_EL2 S3_4_C12_C8_1 |
| 36 | #define ICH_AP0R2_EL2 S3_4_C12_C8_2 |
| 37 | #define ICH_AP0R3_EL2 S3_4_C12_C8_3 |
| 38 | #define ICH_AP1R0_EL2 S3_4_C12_C9_0 |
| 39 | #define ICH_AP1R1_EL2 S3_4_C12_C9_1 |
| 40 | #define ICH_AP1R2_EL2 S3_4_C12_C9_2 |
| 41 | #define ICH_AP1R3_EL2 S3_4_C12_C9_3 |
| 42 | |
| 43 | #define ICH_LR0_EL2 S3_4_C12_C12_0 |
| 44 | #define ICH_LR1_EL2 S3_4_C12_C12_1 |
| 45 | #define ICH_LR2_EL2 S3_4_C12_C12_2 |
| 46 | #define ICH_LR3_EL2 S3_4_C12_C12_3 |
| 47 | #define ICH_LR4_EL2 S3_4_C12_C12_4 |
| 48 | #define ICH_LR5_EL2 S3_4_C12_C12_5 |
| 49 | #define ICH_LR6_EL2 S3_4_C12_C12_6 |
| 50 | #define ICH_LR7_EL2 S3_4_C12_C12_7 |
| 51 | #define ICH_LR8_EL2 S3_4_C12_C13_0 |
| 52 | #define ICH_LR9_EL2 S3_4_C12_C13_1 |
| 53 | #define ICH_LR10_EL2 S3_4_C12_C13_2 |
| 54 | #define ICH_LR11_EL2 S3_4_C12_C13_3 |
| 55 | #define ICH_LR12_EL2 S3_4_C12_C13_4 |
| 56 | #define ICH_LR13_EL2 S3_4_C12_C13_5 |
| 57 | #define ICH_LR14_EL2 S3_4_C12_C13_6 |
| 58 | #define ICH_LR15_EL2 S3_4_C12_C13_7 |
| 59 | |
| 60 | #define ICH_HCR_EL2 S3_4_C12_C11_0 |
| 61 | #define ICH_VTR_EL2 S3_4_C12_C11_1 |
| 62 | #define ICH_MISR_EL2 S3_4_C12_C11_2 |
| 63 | #define ICH_VMCR_EL2 S3_4_C12_C11_7 |
| 64 | |
| 65 | /* RNDR definition */ |
| 66 | #define RNDR S3_3_C2_C4_0 |
| 67 | |
| 68 | /* CLIDR definitions */ |
| 69 | #define LOC_SHIFT U(24) |
| 70 | #define CTYPE_SHIFT(n) U(3 * ((n) - 1)) |
| 71 | #define CLIDR_FIELD_WIDTH U(3) |
| 72 | |
| 73 | /* CSSELR definitions */ |
| 74 | #define LEVEL_SHIFT U(1) |
| 75 | |
| 76 | /* Data cache set/way op type defines */ |
| 77 | #define DCISW U(0x0) |
| 78 | #define DCCISW U(0x1) |
| 79 | #define DCCSW U(0x2) |
| 80 | |
| 81 | #define TCR_EL2_T0SZ_SHIFT UL(0) |
| 82 | #define TCR_EL2_T0SZ_WIDTH UL(6) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 83 | |
| 84 | #define TCR_EL2_T1SZ_SHIFT UL(16) |
| 85 | #define TCR_EL2_T1SZ_WIDTH UL(6) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 86 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 87 | #define TCR_EL2_EPD0_BIT (UL(1) << 7) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 88 | |
| 89 | #define TCR_EL2_IRGN0_SHIFT UL(8) |
| 90 | #define TCR_EL2_IRGN0_WIDTH UL(2) |
| 91 | #define TCR_EL2_IRGN0_WBWA INPLACE(TCR_EL2_IRGN0, UL(1)) |
| 92 | |
| 93 | #define TCR_EL2_ORGN0_SHIFT UL(10) |
| 94 | #define TCR_EL2_ORGN0_WIDTH UL(2) |
| 95 | #define TCR_EL2_ORGN0_WBWA INPLACE(TCR_EL2_ORGN0, UL(1)) |
| 96 | |
| 97 | #define TCR_EL2_IRGN1_SHIFT UL(24) |
| 98 | #define TCR_EL2_IRGN1_WIDTH UL(2) |
| 99 | #define TCR_EL2_IRGN1_WBWA INPLACE(TCR_EL2_IRGN1, UL(1)) |
| 100 | |
| 101 | #define TCR_EL2_ORGN1_SHIFT UL(26) |
| 102 | #define TCR_EL2_ORGN1_WIDTH UL(2) |
| 103 | #define TCR_EL2_ORGN1_WBWA INPLACE(TCR_EL2_ORGN1, UL(1)) |
| 104 | |
| 105 | #define TCR_EL2_SH0_SHIFT UL(12) |
| 106 | #define TCR_EL2_SH0_WIDTH UL(2) |
| 107 | #define TCR_EL2_SH0_IS INPLACE(TCR_EL2_SH0, UL(3)) |
| 108 | |
| 109 | #define TCR_EL2_SH1_SHIFT UL(28) |
| 110 | #define TCR_EL2_SH1_WIDTH UL(2) |
| 111 | #define TCR_EL2_SH1_IS INPLACE(TCR_EL2_SH1, UL(3)) |
| 112 | |
| 113 | #define TCR_EL2_TG0_SHIFT UL(14) |
| 114 | #define TCR_EL2_TG0_WIDTH UL(2) |
| 115 | #define TCR_EL2_TG0_4K INPLACE(TCR_EL2_TG0, UL(0)) |
| 116 | |
| 117 | #define TCR_EL2_TG1_SHIFT UL(30) |
| 118 | #define TCR_EL2_TG1_WIDTH UL(2) |
Javier Almansa Sobrino | 7019490 | 2023-02-28 10:27:02 +0000 | [diff] [blame] | 119 | #define TCR_EL2_TG1_4K INPLACE(TCR_EL2_TG1, UL(2)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 120 | |
| 121 | #define TCR_EL2_IPS_SHIFT UL(32) |
| 122 | #define TCR_EL2_IPS_WIDTH UL(3) |
| 123 | #define TCR_PS_BITS_4GB INPLACE(TCR_EL2_IPS, UL(0)) |
| 124 | #define TCR_PS_BITS_64GB INPLACE(TCR_EL2_IPS, UL(1)) |
| 125 | #define TCR_PS_BITS_1TB INPLACE(TCR_EL2_IPS, UL(2)) |
| 126 | #define TCR_PS_BITS_4TB INPLACE(TCR_EL2_IPS, UL(3)) |
| 127 | #define TCR_PS_BITS_16TB INPLACE(TCR_EL2_IPS, UL(4)) |
| 128 | #define TCR_PS_BITS_256TB INPLACE(TCR_EL2_IPS, UL(5)) |
| 129 | |
| 130 | #define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000) |
| 131 | #define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000) |
| 132 | #define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000) |
| 133 | #define ADDR_MASK_40_TO_41 ULL(0x0000030000000000) |
| 134 | #define ADDR_MASK_36_TO_39 ULL(0x000000F000000000) |
| 135 | #define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000) |
| 136 | |
| 137 | #define TCR_EL2_AS (UL(1) << 36) |
| 138 | #define TCR_EL2_HPD0 (UL(1) << 41) |
| 139 | #define TCR_EL2_HPD1 (UL(1) << 42) |
| 140 | #define TCR_EL2_E0PD1 (UL(1) << 56) /* TODO: ARMv8.5-E0PD, otherwise RES0 */ |
| 141 | |
| 142 | #define TCR_TxSZ_MIN UL(16) |
Javier Almansa Sobrino | ed93259 | 2023-01-24 12:50:41 +0000 | [diff] [blame] | 143 | #define TCR_TxSZ_MAX UL(48) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 144 | |
| 145 | /* HCR definitions */ |
| 146 | #define HCR_FWB (UL(1) << 46) |
| 147 | #define HCR_TEA (UL(1) << 37) |
| 148 | #define HCR_API (UL(1) << 41) |
| 149 | #define HCR_APK (UL(1) << 40) |
| 150 | #define HCR_TERR (UL(1) << 36) |
| 151 | #define HCR_TLOR (UL(1) << 35) |
| 152 | #define HCR_E2H (UL(1) << 34) |
| 153 | #define HCR_RW (UL(1) << 31) |
| 154 | #define HCR_TGE (UL(1) << 27) |
| 155 | #define HCR_TSW (UL(1) << 22) |
| 156 | #define HCR_TACR (UL(1) << 21) |
| 157 | #define HCR_TIDCP (UL(1) << 20) |
| 158 | #define HCR_TSC (UL(1) << 19) |
| 159 | #define HCR_TID3 (UL(1) << 18) |
| 160 | #define HCR_TWE (UL(1) << 14) |
| 161 | #define HCR_TWI (UL(1) << 13) |
| 162 | #define HCR_VSE (UL(1) << 8) |
| 163 | |
| 164 | #define HCR_BSU_SHIFT 10 |
| 165 | #define HCR_BSU_WIDTH 2 |
| 166 | #define HCR_BSU_IS INPLACE(HCR_BSU, 1) /* Barriers are promoted to IS */ |
| 167 | |
| 168 | #define HCR_FB (UL(1) << 9) |
| 169 | #define HCR_VI (UL(1) << 7) |
| 170 | #define HCR_AMO (UL(1) << 5) |
| 171 | #define HCR_IMO (UL(1) << 4) |
| 172 | #define HCR_FMO (UL(1) << 3) |
| 173 | #define HCR_PTW (UL(1) << 2) |
| 174 | #define HCR_SWIO (UL(1) << 1) |
| 175 | #define HCR_VM (UL(1) << 0) |
| 176 | |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 177 | #define HCR_FLAGS (HCR_FWB | HCR_E2H | HCR_RW | HCR_TSC | HCR_AMO | \ |
| 178 | HCR_BSU_IS | HCR_IMO | HCR_FMO | HCR_PTW | HCR_SWIO | HCR_VM | \ |
Arvind Ram Prakash | bd36a1b | 2022-12-15 12:16:36 -0600 | [diff] [blame] | 179 | HCR_TID3 | HCR_TEA | HCR_API | HCR_APK) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 180 | |
| 181 | #define HCR_EL2_INIT (HCR_TGE | HCR_E2H | HCR_TEA) |
| 182 | |
| 183 | #define MAIR_ELx_ATTR0_SHIFT 0 |
| 184 | #define MAIR_ELx_ATTR0_WIDTH 8 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 185 | |
| 186 | /******************************************************************************* |
| 187 | * Definitions of MAIR encodings for device and normal memory |
| 188 | ******************************************************************************/ |
| 189 | /* |
| 190 | * MAIR encodings for device memory attributes. |
| 191 | */ |
| 192 | #define MAIR_DEV_NGNRNE UL(0x0) /* Device nGnRnE */ |
| 193 | #define MAIR_DEV_NGNRNE_IDX 0x1 |
| 194 | |
| 195 | #define MAIR_DEV_NGNRE UL(0x4) |
| 196 | |
| 197 | #define MAIR_NIOWBNTRW 0xff |
| 198 | #define MAIR_NIOWBNTRW_IDX 0x0 |
| 199 | |
| 200 | /* |
| 201 | * MAIR encodings for normal memory attributes. |
| 202 | * |
| 203 | * Cache Policy |
| 204 | * WT: Write Through |
| 205 | * WB: Write Back |
| 206 | * NC: Non-Cacheable |
| 207 | * |
| 208 | * Transient Hint |
| 209 | * NTR: Non-Transient |
| 210 | * TR: Transient |
| 211 | * |
| 212 | * Allocation Policy |
| 213 | * RA: Read Allocate |
| 214 | * WA: Write Allocate |
| 215 | * RWA: Read and Write Allocate |
| 216 | * NA: No Allocation |
| 217 | */ |
| 218 | #define MAIR_NORM_WT_TR_WA UL(0x1) |
| 219 | #define MAIR_NORM_WT_TR_RA UL(0x2) |
| 220 | #define MAIR_NORM_WT_TR_RWA UL(0x3) |
| 221 | #define MAIR_NORM_NC UL(0x4) |
| 222 | #define MAIR_NORM_WB_TR_WA UL(0x5) |
| 223 | #define MAIR_NORM_WB_TR_RA UL(0x6) |
| 224 | #define MAIR_NORM_WB_TR_RWA UL(0x7) |
| 225 | #define MAIR_NORM_WT_NTR_NA UL(0x8) |
| 226 | #define MAIR_NORM_WT_NTR_WA UL(0x9) |
| 227 | #define MAIR_NORM_WT_NTR_RA UL(0xa) |
| 228 | #define MAIR_NORM_WT_NTR_RWA UL(0xb) |
| 229 | #define MAIR_NORM_WB_NTR_NA UL(0xc) |
| 230 | #define MAIR_NORM_WB_NTR_WA UL(0xd) |
| 231 | #define MAIR_NORM_WB_NTR_RA UL(0xe) |
| 232 | #define MAIR_NORM_WB_NTR_RWA UL(0xf) |
| 233 | |
| 234 | #define MAIR_NORM_OUTER_SHIFT U(4) |
| 235 | |
| 236 | #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ |
| 237 | ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) |
| 238 | |
| 239 | #define MAKE_MAIR_NORMAL_MEMORY_IO(_mair) \ |
| 240 | MAKE_MAIR_NORMAL_MEMORY(_mair, _mair) |
| 241 | |
| 242 | /* |
| 243 | * TTBR Definitions |
| 244 | */ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 245 | #define TTBR_CNP_BIT UL(1) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 246 | |
| 247 | #define TTBRx_EL2_CnP_SHIFT 0 |
| 248 | #define TTBRx_EL2_CnP_WIDTH 1 |
| 249 | |
| 250 | #define TTBRx_EL2_BADDR_SHIFT 1 |
| 251 | #define TTBRx_EL2_BADDR_WIDTH 47 |
| 252 | |
| 253 | #define TTBRx_EL2_ASID_SHIFT 48 |
| 254 | #define TTBRx_EL2_ASID_WIDTH 16 |
| 255 | |
| 256 | /* |
| 257 | * VTTBR Definitions |
| 258 | */ |
| 259 | #define VTTBR_EL2_VMID_SHIFT 48 |
| 260 | #define VTTBR_EL2_VMID_WIDTH 16 |
| 261 | |
| 262 | /* |
| 263 | * ESR Definitions |
| 264 | */ |
| 265 | #define ESR_EL2_EC_SHIFT 26 |
| 266 | #define ESR_EL2_EC_WIDTH 6 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 267 | |
| 268 | #define ESR_EL2_IL_SHIFT 25 |
| 269 | #define ESR_EL2_IL_WIDTH 1 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 270 | |
| 271 | #define ESR_EL2_ISS_SHIFT 0 |
| 272 | #define ESR_EL2_ISS_WIDTH 25 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 273 | |
| 274 | #define ESR_EL2_EC_UNKNOWN INPLACE(ESR_EL2_EC, 0) |
| 275 | #define ESR_EL2_EC_WFX INPLACE(ESR_EL2_EC, 1) |
| 276 | #define ESR_EL2_EC_FPU INPLACE(ESR_EL2_EC, 7) |
| 277 | #define ESR_EL2_EC_SVC INPLACE(ESR_EL2_EC, 21) |
| 278 | #define ESR_EL2_EC_HVC INPLACE(ESR_EL2_EC, 22) |
| 279 | #define ESR_EL2_EC_SMC INPLACE(ESR_EL2_EC, 23) |
| 280 | #define ESR_EL2_EC_SYSREG INPLACE(ESR_EL2_EC, 24) |
| 281 | #define ESR_EL2_EC_SVE INPLACE(ESR_EL2_EC, 25) |
| 282 | #define ESR_EL2_EC_INST_ABORT INPLACE(ESR_EL2_EC, 32) |
| 283 | #define ESR_EL2_EC_INST_ABORT_SEL INPLACE(ESR_EL2_EC, 33) |
| 284 | #define ESR_EL2_EC_DATA_ABORT INPLACE(ESR_EL2_EC, 36) |
| 285 | #define ESR_EL2_EC_DATA_ABORT_SEL INPLACE(ESR_EL2_EC, 37) |
| 286 | #define ESR_EL2_EC_SERROR INPLACE(ESR_EL2_EC, 47) |
| 287 | |
| 288 | /* Data/Instruction Abort ESR fields */ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 289 | #define ESR_EL2_ABORT_ISV_BIT (UL(1) << 24) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 290 | |
| 291 | #define ESR_EL2_ABORT_SAS_SHIFT 22 |
| 292 | #define ESR_EL2_ABORT_SAS_WIDTH 2 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 293 | |
| 294 | #define ESR_EL2_ABORT_SAS_BYTE_VAL 0 |
| 295 | #define ESR_EL2_ABORT_SAS_HWORD_VAL 1 |
| 296 | #define ESR_EL2_ABORT_SAS_WORD_VAL 2 |
| 297 | #define ESR_EL2_ABORT_SAS_DWORD_VAL 3 |
| 298 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 299 | #define ESR_EL2_ABORT_SSE_BIT (UL(1) << 21) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 300 | |
| 301 | #define ESR_EL2_ABORT_SRT_SHIFT 16 |
| 302 | #define ESR_EL2_ABORT_SRT_WIDTH 5 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 303 | |
| 304 | #define ESR_EL2_ABORT_SET_SHIFT 11 |
| 305 | #define ESR_EL2_ABORT_SET_WIDTH 2 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 306 | #define ESR_EL2_ABORT_SET_UER INPLACE(ESR_EL2_ABORT_SET, 0) |
| 307 | #define ESR_EL2_ABORT_SET_UC INPLACE(ESR_EL2_ABORT_SET, 2) |
| 308 | #define ESR_EL2_ABORT_SET_UEO INPLACE(ESR_EL2_ABORT_SET, 3) |
| 309 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 310 | #define ESR_EL2_ABORT_SF_BIT (UL(1) << 15) |
| 311 | #define ESR_EL2_ABORT_FNV_BIT (UL(1) << 10) |
| 312 | #define ESR_EL2_ABORT_EA_BIT (UL(1) << 9) |
| 313 | #define ESR_EL2_ABORT_S1PTW_BIT (UL(1) << 7) |
| 314 | #define ESR_EL2_ABORT_WNR_BIT (UL(1) << 6) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 315 | #define ESR_EL2_ABORT_FSC_SHIFT 0 |
| 316 | #define ESR_EL2_ABORT_FSC_WIDTH 6 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 317 | |
| 318 | #define ESR_EL2_ABORT_FSC_TRANSLATION_FAULT 0x04 |
| 319 | #define ESR_EL2_ABORT_FSC_PERMISSION_FAULT 0x0c |
| 320 | #define ESR_EL2_ABORT_FSC_TRANSLATION_FAULT_L0 0x04 |
| 321 | #define ESR_EL2_ABORT_FSC_SEA 0x10 |
| 322 | #define ESR_EL2_ABORT_FSC_SEA_TTW_START 0x13 |
| 323 | #define ESR_EL2_ABORT_FSC_SEA_TTW_END 0x17 |
| 324 | #define ESR_EL2_ABORT_FSC_GPF 0x28 |
| 325 | #define ESR_EL2_ABORT_FSC_LEVEL_SHIFT 0 |
| 326 | #define ESR_EL2_ABORT_FSC_LEVEL_WIDTH 2 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 327 | |
| 328 | /* The ESR fields that are reported to the host on Instr./Data Synchronous Abort */ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 329 | #define ESR_NONEMULATED_ABORT_MASK ( \ |
| 330 | MASK(ESR_EL2_EC) | \ |
| 331 | MASK(ESR_EL2_ABORT_SET) | \ |
| 332 | ESR_EL2_ABORT_FNV_BIT | \ |
| 333 | ESR_EL2_ABORT_EA_BIT | \ |
| 334 | MASK(ESR_EL2_ABORT_FSC)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 335 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 336 | #define ESR_EMULATED_ABORT_MASK ( \ |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 337 | ESR_NONEMULATED_ABORT_MASK | \ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 338 | ESR_EL2_ABORT_ISV_BIT | \ |
| 339 | MASK(ESR_EL2_ABORT_SAS) | \ |
| 340 | ESR_EL2_ABORT_SF_BIT | \ |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 341 | ESR_EL2_ABORT_WNR_BIT) |
| 342 | |
| 343 | #define ESR_EL2_SERROR_DFSC_SHIFT 0 |
| 344 | #define ESR_EL2_SERROR_DFSC_WIDTH 6 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 345 | #define ESR_EL2_SERROR_DFSC_UNCAT INPLACE(ESR_EL2_SERROR_DFSC, 0) |
| 346 | #define ESR_EL2_SERROR_DFSC_ASYNC INPLACE(ESR_EL2_SERROR_DFSC, 1) |
| 347 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 348 | #define ESR_EL2_SERROR_EA_BIT (UL(1) << 9) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 349 | |
| 350 | #define ESR_EL2_SERROR_AET_SHIFT 10 |
| 351 | #define ESR_EL2_SERROR_AET_WIDTH 3 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 352 | #define ESR_EL2_SERROR_AET_UC INPLACE(ESR_EL2_SERROR_AET, 0) |
| 353 | #define ESR_EL2_SERROR_AET_UEU INPLACE(ESR_EL2_SERROR_AET, 1) |
| 354 | #define ESR_EL2_SERROR_AET_UEO INPLACE(ESR_EL2_SERROR_AET, 2) |
| 355 | #define ESR_EL2_SERROR_AET_UER INPLACE(ESR_EL2_SERROR_AET, 3) |
| 356 | #define ESR_EL2_SERROR_AET_CE INPLACE(ESR_EL2_SERROR_AET, 6) |
| 357 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 358 | #define ESR_EL2_SERROR_IESB_BIT (UL(1) << 13) |
| 359 | #define ESR_EL2_SERROR_IDS_BIT (UL(1) << 24) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 360 | |
| 361 | /* The ESR fields that are reported to the host on SError */ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 362 | #define ESR_SERROR_MASK ( \ |
| 363 | ESR_EL2_SERROR_IDS_BIT | \ |
| 364 | MASK(ESR_EL2_SERROR_AET) | \ |
| 365 | ESR_EL2_SERROR_EA_BIT | \ |
| 366 | MASK(ESR_EL2_SERROR_DFSC)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 367 | |
| 368 | #define ESR_EL2_SYSREG_TRAP_OP0_SHIFT 20 |
| 369 | #define ESR_EL2_SYSREG_TRAP_OP0_WIDTH 2 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 370 | |
| 371 | #define ESR_EL2_SYSREG_TRAP_OP2_SHIFT 17 |
| 372 | #define ESR_EL2_SYSREG_TRAP_OP2_WIDTH 3 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 373 | |
| 374 | #define ESR_EL2_SYSREG_TRAP_OP1_SHIFT 14 |
| 375 | #define ESR_EL2_SYSREG_TRAP_OP1_WIDTH 3 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 376 | |
| 377 | #define ESR_EL2_SYSREG_TRAP_CRN_SHIFT 10 |
| 378 | #define ESR_EL2_SYSREG_TRAP_CRN_WIDTH 4 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 379 | |
| 380 | #define ESR_EL2_SYSREG_TRAP_RT_SHIFT 5 |
| 381 | #define ESR_EL2_SYSREG_TRAP_RT_WIDTH 5 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 382 | |
| 383 | #define ESR_EL2_SYSREG_TRAP_CRM_SHIFT 1 |
| 384 | #define ESR_EL2_SYSREG_TRAP_CRM_WIDTH 4 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 385 | |
| 386 | /* WFx ESR fields */ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 387 | #define ESR_EL2_WFx_TI_BIT (UL(1) << 0) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 388 | |
| 389 | /* xVC ESR fields */ |
| 390 | #define ESR_EL2_xVC_IMM_SHIFT 0 |
| 391 | #define ESR_EL2_xVC_IMM_WIDTH 16 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 392 | |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 393 | /* ID_AA64DFR0_EL1 definitions */ |
| 394 | #define ID_AA64DFR0_EL1_HPMN0_SHIFT UL(60) |
| 395 | #define ID_AA64DFR0_EL1_HPMN0_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 396 | |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 397 | #define ID_AA64DFR0_EL1_ExtTrcBuff_SHIFT UL(56) |
| 398 | #define ID_AA64DFR0_EL1_ExtTrcBuff_WIDTH UL(4) |
| 399 | |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 400 | #define ID_AA64DFR0_EL1_BRBE_SHIFT UL(52) |
| 401 | #define ID_AA64DFR0_EL1_BRBE_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 402 | |
| 403 | #define ID_AA64DFR0_EL1_MTPMU_SHIFT UL(48) |
| 404 | #define ID_AA64DFR0_EL1_MTPMU_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 405 | |
| 406 | #define ID_AA64DFR0_EL1_TraceBuffer_SHIFT UL(44) |
| 407 | #define ID_AA64DFR0_EL1_TraceBuffer_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 408 | |
| 409 | #define ID_AA64DFR0_EL1_TraceFilt_SHIFT UL(40) |
| 410 | #define ID_AA64DFR0_EL1_TraceFilt_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 411 | |
| 412 | #define ID_AA64DFR0_EL1_DoubleLock_SHIFT UL(36) |
| 413 | #define ID_AA64DFR0_EL1_DoubleLock_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 414 | |
| 415 | #define ID_AA64DFR0_EL1_PMSVer_SHIFT UL(32) |
| 416 | #define ID_AA64DFR0_EL1_PMSVer_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 417 | |
| 418 | #define ID_AA64DFR0_EL1_CTX_CMPS_SHIFT UL(28) |
| 419 | #define ID_AA64DFR0_EL1_CTX_CMPS_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 420 | |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 421 | #define ID_AA64DFR0_EL1_SEBEP_SHIFT UL(24) |
| 422 | #define ID_AA64DFR0_EL1_SEBEP_WIDTH UL(4) |
| 423 | |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 424 | #define ID_AA64DFR0_EL1_WRPs_SHIFT UL(20) |
| 425 | #define ID_AA64DFR0_EL1_WRPs_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 426 | |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 427 | #define ID_AA64DFR0_EL1_PMSS_SHIFT UL(16) |
| 428 | #define ID_AA64DFR0_EL1_PMSS_WIDTH UL(4) |
| 429 | |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 430 | #define ID_AA64DFR0_EL1_BRPs_SHIFT UL(12) |
| 431 | #define ID_AA64DFR0_EL1_BRPs_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 432 | |
| 433 | #define ID_AA64DFR0_EL1_PMUVer_SHIFT UL(8) |
| 434 | #define ID_AA64DFR0_EL1_PMUVer_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 435 | |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 436 | /* Performance Monitors Extension version */ |
| 437 | #define ID_AA64DFR0_EL1_PMUv3p7 UL(7) |
| 438 | #define ID_AA64DFR0_EL1_PMUv3p8 UL(8) |
| 439 | #define ID_AA64DFR0_EL1_PMUv3p9 UL(9) |
| 440 | |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 441 | #define ID_AA64DFR0_EL1_TraceVer_SHIFT UL(4) |
| 442 | #define ID_AA64DFR0_EL1_TraceVer_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 443 | |
| 444 | #define ID_AA64DFR0_EL1_DebugVer_SHIFT UL(0) |
| 445 | #define ID_AA64DFR0_EL1_DebugVer_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 446 | |
| 447 | /* Debug architecture version */ |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 448 | #define ID_AA64DFR0_EL1_Debugv8 UL(6) |
| 449 | #define ID_AA64DFR0_EL1_DebugVHE UL(7) |
| 450 | #define ID_AA64DFR0_EL1_Debugv8p2 UL(8) |
| 451 | #define ID_AA64DFR0_EL1_Debugv8p4 UL(9) |
| 452 | #define ID_AA64DFR0_EL1_Debugv8p8 UL(10) |
| 453 | |
| 454 | /* ID_AA64DFR1_EL1 definitions */ |
| 455 | #define ID_AA64DFR1_EL1_EBEP_SHIFT UL(48) |
| 456 | #define ID_AA64DFR1_EL1_EBEP_WIDTH UL(4) |
| 457 | |
| 458 | #define ID_AA64DFR1_EL1_ICNTR_SHIFT UL(36) |
| 459 | #define ID_AA64DFR1_EL1_ICNTR_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 460 | |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 461 | /* ID_AA64PFR0_EL1 definitions */ |
| 462 | #define ID_AA64PFR0_EL1_SVE_SHIFT UL(32) |
| 463 | #define ID_AA64PFR0_EL1_SVE_WIDTH UL(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 464 | |
| 465 | #define ID_AA64PFR0_EL1_AMU_SHIFT UL(44) |
| 466 | #define ID_AA64PFR0_EL1_AMU_WIDTH 4 |
| 467 | |
Arunachalam Ganapathy | a27de37 | 2023-03-06 11:13:49 +0000 | [diff] [blame] | 468 | /* ID_AA64PFR1_EL1 definitions */ |
| 469 | #define ID_AA64PFR1_EL1_MTE_SHIFT UL(8) |
| 470 | #define ID_AA64PFR1_EL1_MTE_WIDTH UL(4) |
| 471 | |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 472 | /* ID_AA64MMFR0_EL1 definitions */ |
| 473 | #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 474 | #define ID_AA64MMFR0_EL1_PARANGE_WIDTH UL(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 475 | |
| 476 | #define PARANGE_0000_WIDTH U(32) |
| 477 | #define PARANGE_0001_WIDTH U(36) |
| 478 | #define PARANGE_0010_WIDTH U(40) |
| 479 | #define PARANGE_0011_WIDTH U(42) |
| 480 | #define PARANGE_0100_WIDTH U(44) |
| 481 | #define PARANGE_0101_WIDTH U(48) |
| 482 | #define PARANGE_0110_WIDTH U(52) |
| 483 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 484 | #define ID_AA64MMFR0_EL1_ECV_SHIFT UL(60) |
| 485 | #define ID_AA64MMFR0_EL1_ECV_WIDTH UL(4) |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 486 | #define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED UL(0x0) |
| 487 | #define ID_AA64MMFR0_EL1_ECV_SUPPORTED UL(0x1) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 488 | #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2) |
| 489 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 490 | #define ID_AA64MMFR0_EL1_FGT_SHIFT UL(56) |
| 491 | #define ID_AA64MMFR0_EL1_FGT_WIDTH UL(4) |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 492 | #define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED UL(0x0) |
| 493 | #define ID_AA64MMFR0_EL1_FGT_SUPPORTED UL(0x1) |
| 494 | #define ID_AA64MMFR0_EL1_FGT2_SUPPORTED UL(0x2) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 495 | |
| 496 | #define ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT U(40) |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 497 | #define ID_AA64MMFR0_EL1_TGRAN4_2_WIDTH U(4) |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 498 | #define ID_AA64MMFR0_EL1_TGRAN4_2_TGRAN4 UL(0x0) |
| 499 | #define ID_AA64MMFR0_EL1_TGRAN4_2_NOT_SUPPORTED UL(0x1) |
| 500 | #define ID_AA64MMFR0_EL1_TGRAN4_2_SUPPORTED UL(0x2) |
| 501 | #define ID_AA64MMFR0_EL1_TGRAN4_2_LPA2 UL(0x3) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 502 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 503 | #define ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT UL(32) |
| 504 | #define ID_AA64MMFR0_EL1_TGRAN16_2_WIDTH UL(4) |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 505 | #define ID_AA64MMFR0_EL1_TGRAN16_2_TGRAN16 UL(0x0) |
| 506 | #define ID_AA64MMFR0_EL1_TGRAN16_2_NOT_SUPPORTED UL(0x1) |
| 507 | #define ID_AA64MMFR0_EL1_TGRAN16_2_SUPPORTED UL(0x2) |
| 508 | #define ID_AA64MMFR0_EL1_TGRAN16_2_LPA2 UL(0x3) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 509 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 510 | #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT UL(28) |
| 511 | #define ID_AA64MMFR0_EL1_TGRAN4_WIDTH UL(4) |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 512 | #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED UL(0x0) |
| 513 | #define ID_AA64MMFR0_EL1_TGRAN4_LPA2 UL(0x1) |
| 514 | #define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED UL(0xf) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 515 | |
| 516 | #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT UL(24) |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 517 | #define ID_AA64MMFR0_EL1_TGRAN64_WIDTH UL(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 518 | #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED UL(0x0) |
| 519 | #define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED UL(0xf) |
| 520 | |
| 521 | #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT UL(20) |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 522 | #define ID_AA64MMFR0_EL1_TGRAN16_WIDTH UL(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 523 | #define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED UL(0x0) |
| 524 | #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED UL(0x1) |
| 525 | #define ID_AA64MMFR0_EL1_TGRAN16_LPA2 UL(0x2) |
| 526 | |
| 527 | /* RNDR definitions */ |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 528 | #define ID_AA64ISAR0_EL1_RNDR_SHIFT UL(60) |
| 529 | #define ID_AA64ISAR0_EL1_RNDR_WIDTH UL(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 530 | |
| 531 | /* ID_AA64MMFR1_EL1 definitions */ |
| 532 | #define ID_AA64MMFR1_EL1_VMIDBits_SHIFT UL(4) |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 533 | #define ID_AA64MMFR1_EL1_VMIDBits_WIDTH UL(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 534 | #define ID_AA64MMFR1_EL1_VMIDBits_8 UL(0) |
| 535 | #define ID_AA64MMFR1_EL1_VMIDBits_16 UL(2) |
| 536 | |
Arunachalam Ganapathy | f649121 | 2023-02-23 16:04:34 +0000 | [diff] [blame] | 537 | /* SVE Feature ID register 0 */ |
| 538 | #define ID_AA64ZFR0_EL1 S3_0_C0_C4_4 |
| 539 | |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 540 | /* HPFAR_EL2 definitions */ |
| 541 | #define HPFAR_EL2_FIPA_SHIFT 4 |
| 542 | #define HPFAR_EL2_FIPA_WIDTH 40 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 543 | #define HPFAR_EL2_FIPA_OFFSET 8 |
| 544 | |
| 545 | /* SPSR definitions */ |
| 546 | #define SPSR_EL2_MODE_SHIFT 0 |
| 547 | #define SPSR_EL2_MODE_WIDTH 4 |
| 548 | #define SPSR_EL2_MODE_EL0t INPLACE(SPSR_EL2_MODE, 0) |
| 549 | |
| 550 | #define SPSR_EL2_MODE_SHIFT 0 |
| 551 | #define SPSR_EL2_MODE_WIDTH 4 |
| 552 | #define SPSR_EL2_MODE_EL1h INPLACE(SPSR_EL2_MODE, 5) |
| 553 | #define SPSR_EL2_MODE_EL1t INPLACE(SPSR_EL2_MODE, 4) |
| 554 | |
| 555 | /* FIXME: DAIF definitions are redundant here. Might need unification. */ |
| 556 | #define SPSR_EL2_nRW_SHIFT 4 |
| 557 | #define SPSR_EL2_nRW_WIDTH 1 |
| 558 | #define SPSR_EL2_nRW_AARCH64 INPLACE(SPSR_EL2_nRW, 0) |
| 559 | #define SPSR_EL2_nRW_AARCH32 INPLACE(SPSR_EL2_nRW, 1) |
| 560 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 561 | #define SPSR_EL2_DAIF_SHIFT 6 |
| 562 | #define SPSR_EL2_AIF_SHIFT 6 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 563 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 564 | #define DAIF_FIQ_BIT (UL(1) << 0) |
| 565 | #define DAIF_IRQ_BIT (UL(1) << 1) |
| 566 | #define DAIF_ABT_BIT (UL(1) << 2) |
| 567 | #define DAIF_DBG_BIT (UL(1) << 3) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 568 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 569 | #define SPSR_EL2_F_BIT (UL(1) << 6) |
| 570 | #define SPSR_EL2_I_BIT (UL(1) << 7) |
| 571 | #define SPSR_EL2_A_BIT (UL(1) << 8) |
| 572 | #define SPSR_EL2_D_BIT (UL(1) << 9) |
| 573 | #define SPSR_EL2_SSBS_BIT (UL(1) << 12) |
| 574 | #define SPSR_EL2_ALLINT_BIT (UL(1) << 13) |
| 575 | #define SPSR_EL2_IL_BIT (UL(1) << 20) |
| 576 | #define SPSR_EL2_SS_BIT (UL(1) << 21) |
| 577 | #define SPSR_EL2_PAN_BIT (UL(1) << 22) |
| 578 | #define SPSR_EL2_UAO_BIT (UL(1) << 23) |
| 579 | #define SPSR_EL2_DIT_BIT (UL(1) << 24) |
| 580 | #define SPSR_EL2_TCO_BIT (UL(1) << 25) |
| 581 | #define SPSR_EL2_V_BIT (UL(1) << 28) |
| 582 | #define SPSR_EL2_C_BIT (UL(1) << 29) |
| 583 | #define SPSR_EL2_Z_BIT (UL(1) << 30) |
| 584 | #define SPSR_EL2_N_BIT (UL(1) << 31) |
| 585 | #define SPSR_EL2_PM_BIT (UL(1) << 32) |
| 586 | #define SPSR_EL2_PPEND_BIT (UL(1) << 33) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 587 | |
Arunachalam Ganapathy | f649121 | 2023-02-23 16:04:34 +0000 | [diff] [blame] | 588 | /* SVE Control Register */ |
| 589 | #define ZCR_EL2 S3_4_C1_C2_0 |
| 590 | #define ZCR_EL2_SVE_VL_SHIFT UL(0) |
| 591 | #define ZCR_EL2_SVE_VL_WIDTH UL(4) |
| 592 | |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 593 | /* VTCR definitions */ |
| 594 | #define VTCR_T0SZ_SHIFT 0 |
| 595 | #define VTCR_T0SZ_WIDTH 6 |
| 596 | |
| 597 | #define VTCR_SL0_SHIFT 6 |
| 598 | #define VTCR_SL0_WIDTH 2 |
| 599 | |
| 600 | #define VTCR_SL0_4K_L2 INPLACE(VTCR_SL0, 0) |
| 601 | #define VTCR_SL0_4K_L1 INPLACE(VTCR_SL0, 1) |
| 602 | #define VTCR_SL0_4K_L0 INPLACE(VTCR_SL0, 2) |
| 603 | #define VTCR_SL0_4K_L3 INPLACE(VTCR_SL0, 3) |
| 604 | |
| 605 | #define VTCR_IRGN0_SHIFT 8 |
| 606 | #define VTCR_IRGN0_WIDTH 2 |
| 607 | #define VTCR_IRGN0_WBRAWA INPLACE(VTCR_IRGN0, 1) |
| 608 | |
| 609 | #define VTCR_ORGN0_SHIFT 10 |
| 610 | #define VTCR_ORGN0_WIDTH 2 |
| 611 | #define VTCR_ORGN0_WBRAWA INPLACE(VTCR_ORGN0, 1) |
| 612 | |
| 613 | #define VTCR_SH0_SHIFT 12 |
| 614 | #define VTCR_SH0_WIDTH 2 |
| 615 | #define VTCR_SH0_IS INPLACE(VTCR_SH0, 3) |
| 616 | |
| 617 | #define VTCR_TG0_SHIFT 14 |
| 618 | #define VTCR_TG0_WIDTH 2 |
| 619 | #define VTCR_TG0_4K INPLACE(VTCR_TG0, 0) |
| 620 | |
| 621 | #define VTCR_PS_SHIFT 16 |
| 622 | #define VTCR_PS_WIDTH 3 |
| 623 | #define VTCR_PS_40 INPLACE(VTCR_PS, 2) |
| 624 | |
| 625 | #define VTCR_VS (UL(1) << 19) |
| 626 | #define VTCR_NSA (UL(1) << 30) |
| 627 | #define VTCR_RES1 (UL(1) << 31) |
| 628 | |
| 629 | #define VTCR_FLAGS ( \ |
| 630 | VTCR_IRGN0_WBRAWA | /* PTW inner cache attr. is WB RAWA*/ \ |
| 631 | VTCR_ORGN0_WBRAWA | /* PTW outer cache attr. is WB RAWA*/ \ |
| 632 | VTCR_SH0_IS | /* PTW shareability attr. is Outer Sharable*/\ |
| 633 | VTCR_TG0_4K | /* 4K granule size in non-secure PT*/ \ |
| 634 | VTCR_PS_40 | /* size(PA) = 40 */ \ |
| 635 | /* VS = 0 size(VMID) = 8 */ \ |
| 636 | /* NSW = 0 non-secure s2 is made of secure pages*/ \ |
| 637 | VTCR_NSA | /* non-secure IPA maps to non-secure PA */ \ |
| 638 | VTCR_RES1 \ |
| 639 | ) |
| 640 | |
| 641 | |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 642 | /* PMCR_EL0 Definitions */ |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 643 | #define PMCR_EL0_N_SHIFT 11 |
| 644 | #define PMCR_EL0_N_WIDTH 5 |
| 645 | #define PMCR_EL0_LC_BIT (UL(1) << 6) |
| 646 | #define PMCR_EL0_DP_BIT (UL(1) << 5) |
| 647 | #define PMCR_EL0_C_BIT (UL(1) << 2) |
| 648 | #define PMCR_EL0_P_BIT (UL(1) << 1) |
| 649 | #define PMCR_EL0_E_BIT (UL(1) << 0) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 650 | |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 651 | #define PMCR_EL0_INIT (PMCR_EL0_LC_BIT | PMCR_EL0_DP_BIT) |
| 652 | #define PMCR_EL0_INIT_RESET (PMCR_EL0_INIT | PMCR_EL0_C_BIT | \ |
| 653 | PMCR_EL0_P_BIT) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 654 | |
| 655 | /* MDSCR_EL1 Definitions */ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 656 | #define MDSCR_EL1_TDCC_BIT (UL(1) << 12) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 657 | |
| 658 | /* SCTLR register definitions */ |
Arvind Ram Prakash | bd36a1b | 2022-12-15 12:16:36 -0600 | [diff] [blame] | 659 | #define SCTLR_ELx_RES1_BIT ((UL(1) << 22) /* TODO: ARMv8.5-CSEH, otherwise RES1 */ | \ |
| 660 | (UL(1) << 11) /* TODO: ARMv8.5-CSEH, otherwise RES1 */) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 661 | |
Arvind Ram Prakash | bd36a1b | 2022-12-15 12:16:36 -0600 | [diff] [blame] | 662 | #define SCTLR_ELx_M_BIT (UL(1) << 0) |
| 663 | #define SCTLR_ELx_C_BIT (UL(1) << 2) |
| 664 | #define SCTLR_ELx_SA_BIT (UL(1) << 3) |
| 665 | #define SCTLR_ELx_SA0_BIT (UL(1) << 4) |
| 666 | #define SCTLR_ELx_CP15BEN_BIT (UL(1) << 5) |
| 667 | #define SCTLR_ELx_nAA_BIT (UL(1) << 6) |
| 668 | #define SCTLR_ELx_SED_BIT (UL(1) << 8) |
| 669 | #define SCTLR_ELx_EOS_BIT (UL(1) << 11) |
| 670 | #define SCTLR_ELx_I_BIT (UL(1) << 12) |
| 671 | #define SCTLR_ELx_DZE_BIT (UL(1) << 14) |
| 672 | #define SCTLR_ELx_UCT_BIT (UL(1) << 15) |
| 673 | #define SCTLR_ELx_nTWI_BIT (UL(1) << 16) |
| 674 | #define SCTLR_ELx_nTWE_BIT (UL(1) << 18) |
| 675 | #define SCTLR_ELx_WXN_BIT (UL(1) << 19) |
| 676 | #define SCTLR_ELx_TSCXT_BIT (UL(1) << 20) |
| 677 | #define SCTLR_ELx_EIS_BIT (UL(1) << 22) |
| 678 | #define SCTLR_ELx_SPAN_BIT (UL(1) << 23) |
| 679 | #define SCTLR_ELx_EE_BIT (UL(1) << 25) |
| 680 | #define SCTLR_ELx_UCI_BIT (UL(1) << 26) |
| 681 | #define SCTLR_ELx_nTLSMD_BIT (UL(1) << 28) |
| 682 | #define SCTLR_ELx_LSMAOE_BIT (UL(1) << 29) |
| 683 | #define SCTLR_ELx_EnIA_BIT (UL(1) << 31) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 684 | |
Arvind Ram Prakash | bd36a1b | 2022-12-15 12:16:36 -0600 | [diff] [blame] | 685 | #define SCTLR_EL1_FLAGS (SCTLR_ELx_SPAN_BIT | SCTLR_ELx_EIS_BIT | SCTLR_ELx_nTWE_BIT | \ |
| 686 | SCTLR_ELx_nTWI_BIT | SCTLR_ELx_EOS_BIT | SCTLR_ELx_nAA_BIT | \ |
| 687 | SCTLR_ELx_CP15BEN_BIT | SCTLR_ELx_SA0_BIT | SCTLR_ELx_SA_BIT) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 688 | |
Arvind Ram Prakash | bd36a1b | 2022-12-15 12:16:36 -0600 | [diff] [blame] | 689 | #define SCTLR_EL2_INIT (SCTLR_ELx_C_BIT /* Data accesses are cacheable |
| 690 | * as per translation tables */ | \ |
| 691 | /* SCTLR_EL2_M = 0 (MMU disabled) */ \ |
| 692 | /* SCTLR_EL2_A = 0 |
| 693 | * (No alignment checks) */ \ |
| 694 | SCTLR_ELx_SA_BIT /* SP aligned at EL2 */ | \ |
| 695 | SCTLR_ELx_SA0_BIT /* SP Alignment check enable for EL0 */ \ |
| 696 | /* SCTLR_EL2_CP15BEN = 0 (EL0 using AArch32: |
| 697 | * EL0 execution of the CP15DMB, CP15DSB, |
| 698 | * and CP15ISB instructions is |
| 699 | * UNDEFINED. */ \ |
| 700 | /* SCTLR_EL2_NAA = 0 (unaligned MA fault |
| 701 | * at EL2 and EL0) */ \ |
| 702 | /* SCTLR_EL2_ITD = 0 (A32 Only) */ | \ |
| 703 | SCTLR_ELx_SED_BIT /* A32 Only, RES1 for non-A32 systems */ \ |
| 704 | /* SCTLR_EL2_EOS TODO: ARMv8.5-CSEH, |
| 705 | * otherwise RES1 */ | \ |
| 706 | SCTLR_ELx_I_BIT /* I$ is ON for EL2 and EL0 */ | \ |
| 707 | SCTLR_ELx_DZE_BIT /* Do not trap DC ZVA */ | \ |
| 708 | SCTLR_ELx_UCT_BIT /* Allow EL0 access to CTR_EL0 */ | \ |
| 709 | SCTLR_ELx_nTWI_BIT /* Don't trap WFI from EL0 to EL2 */ | \ |
| 710 | SCTLR_ELx_nTWE_BIT /* Don't trap WFE from EL0 to EL2 */ | \ |
| 711 | SCTLR_ELx_WXN_BIT /* W implies XN */ | \ |
| 712 | SCTLR_ELx_TSCXT_BIT /* Trap EL0 accesss to SCXTNUM_EL0 */ | \ |
| 713 | /* SCTLR_EL2_EIS EL2 exception is context |
| 714 | * synchronizing |
| 715 | */ \ |
| 716 | SCTLR_ELx_RES1_BIT | \ |
| 717 | /* SCTLR_EL2_SPAN = 0 (Set PSTATE.PAN = 1 on |
| 718 | * exceptions to EL2)) */ \ |
| 719 | SCTLR_ELx_UCI_BIT /* Allow cache maintenance |
| 720 | * instructions at EL0 */ | \ |
| 721 | SCTLR_ELx_nTLSMD_BIT /* A32/T32 only */ | \ |
| 722 | SCTLR_ELx_LSMAOE_BIT /* A32/T32 only */) |
| 723 | |
| 724 | #define SCTLR_EL2_RUNTIME (SCTLR_EL2_INIT | \ |
| 725 | SCTLR_ELx_M_BIT /* MMU enabled */) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 726 | |
| 727 | /* CPTR_EL2 definitions */ |
| 728 | #define CPTR_EL2_RES1 ((UL(1) << 13) | (UL(1) << 12) | (UL(1) << 9) | 0xff) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 729 | #define CPTR_EL2_TTA (UL(1) << 28) |
| 730 | #define CPTR_EL2_TAM (UL(1) << 30) |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 731 | #define CPTR_EL2_FPEN_SHIFT UL(20) |
| 732 | #define CPTR_EL2_FPEN_WIDTH UL(2) |
| 733 | #define CPTR_EL2_FPEN_TRAP_ALL_00 0x0 |
| 734 | #define CPTR_EL2_FPEN_TRAP_TGE_01 0x1 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 735 | #define CPTR_EL2_FPEN_TRAP_ALL_10 0x2 |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 736 | #define CPTR_EL2_FPEN_NO_TRAP_11 0x3 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 737 | #define CPTR_EL2_ZEN_SHIFT UL(16) |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 738 | #define CPTR_EL2_ZEN_WIDTH UL(2) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 739 | #define CPTR_EL2_ZEN_TRAP_ALL_00 UL(0x0) |
| 740 | #define CPTR_EL2_ZEN_NO_TRAP_11 UL(0x3) |
| 741 | /* Trap all FPU/SVE accesses */ |
| 742 | #define CPTR_EL2_INIT ((CPTR_EL2_ZEN_TRAP_ALL_00 << \ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 743 | CPTR_EL2_ZEN_SHIFT) | \ |
| 744 | (CPTR_EL2_FPEN_TRAP_ALL_00 << \ |
| 745 | CPTR_EL2_FPEN_SHIFT) | \ |
| 746 | CPTR_EL2_TTA /* trap trace access */ | \ |
| 747 | CPTR_EL2_TAM /* trap AMU access */ | \ |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 748 | CPTR_EL2_RES1) |
| 749 | |
| 750 | /* MDCR_EL2 definitions */ |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 751 | #define MDCR_EL2_HPMFZS (UL(1) << 36) |
| 752 | #define MDCR_EL2_HPMFZO (UL(1) << 29) |
| 753 | #define MDCR_EL2_MTPME (UL(1) << 28) |
| 754 | #define MDCR_EL2_TDCC (UL(1) << 27) |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 755 | #define MDCR_EL2_HLP (UL(1) << 26) |
| 756 | #define MDCR_EL2_HCCD (UL(1) << 23) |
| 757 | #define MDCR_EL2_TTRF (UL(1) << 19) |
| 758 | #define MDCR_EL2_HPMD (UL(1) << 17) |
| 759 | #define MDCR_EL2_TPMS (UL(1) << 14) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 760 | #define MDCR_EL2_E2PB(x) ((x) << 12) |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 761 | #define MDCR_EL2_E2PB_EL1 UL(3) |
| 762 | #define MDCR_EL2_TDRA_BIT (UL(1) << 11) |
| 763 | #define MDCR_EL2_TDOSA_BIT (UL(1) << 10) |
| 764 | #define MDCR_EL2_TDA_BIT (UL(1) << 9) |
| 765 | #define MDCR_EL2_TDE_BIT (UL(1) << 8) |
| 766 | #define MDCR_EL2_HPME_BIT (UL(1) << 7) |
| 767 | #define MDCR_EL2_TPM_BIT (UL(1) << 6) |
| 768 | #define MDCR_EL2_TPMCR_BIT (UL(1) << 5) |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 769 | |
| 770 | #define MDCR_EL2_HPMN_SHIFT UL(0) |
| 771 | #define MDCR_EL2_HPMN_WIDTH UL(5) |
| 772 | |
| 773 | #define MDCR_EL2_INIT (MDCR_EL2_MTPME | \ |
| 774 | MDCR_EL2_HCCD | \ |
| 775 | MDCR_EL2_HPMD | \ |
| 776 | MDCR_EL2_TDA_BIT | \ |
| 777 | MDCR_EL2_TPM_BIT | \ |
| 778 | MDCR_EL2_TPMCR_BIT) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 779 | |
Arvind Ram Prakash | bd36a1b | 2022-12-15 12:16:36 -0600 | [diff] [blame] | 780 | /* Armv8.3 Pointer Authentication Registers */ |
| 781 | #define APIAKeyLo_EL1 S3_0_C2_C1_0 |
| 782 | #define APIAKeyHi_EL1 S3_0_C2_C1_1 |
| 783 | #define APIBKeyLo_EL1 S3_0_C2_C1_2 |
| 784 | #define APIBKeyHi_EL1 S3_0_C2_C1_3 |
| 785 | #define APDAKeyLo_EL1 S3_0_C2_C2_0 |
| 786 | #define APDAKeyHi_EL1 S3_0_C2_C2_1 |
| 787 | #define APDBKeyLo_EL1 S3_0_C2_C2_2 |
| 788 | #define APDBKeyHi_EL1 S3_0_C2_C2_3 |
| 789 | #define APGAKeyLo_EL1 S3_0_C2_C3_0 |
| 790 | #define APGAKeyHi_EL1 S3_0_C2_C3_1 |
| 791 | |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 792 | /* MPIDR definitions */ |
| 793 | #define MPIDR_EL1_AFF_MASK 0xFF |
| 794 | #define MPIDR_EL1_AFF0_SHIFT 0 |
| 795 | #define MPIDR_EL1_AFF1_SHIFT 8 |
| 796 | #define MPIDR_EL1_AFF2_SHIFT 16 |
| 797 | #define MPIDR_EL1_AFF3_SHIFT 32 |
| 798 | #define MPIDR_EL1_MT_MASK (UL(1) << 24) |
| 799 | #define MPIDR_EL1_AFFINITY_BITS 8 |
| 800 | |
| 801 | #define MPIDR_EL1_AFF0 INPLACE(MPIDR_EL1_AFF0, MPIDR_EL1_AFF_MASK) |
| 802 | #define MPIDR_EL1_AFF1 INPLACE(MPIDR_EL1_AFF1, MPIDR_EL1_AFF_MASK) |
| 803 | #define MPIDR_EL1_AFF2 INPLACE(MPIDR_EL1_AFF2, MPIDR_EL1_AFF_MASK) |
| 804 | #define MPIDR_EL1_AFF3 INPLACE(MPIDR_EL1_AFF3, MPIDR_EL1_AFF_MASK) |
| 805 | |
| 806 | /* |
| 807 | * RmiRecMpidr type definitions. |
| 808 | * |
| 809 | * 'MPIDR_EL2_AFF<n>_VAL_SHIFT' constants specify the right shift |
| 810 | * for affinity field <n> that gives the field's actual value. |
| 811 | * |
| 812 | * Aff0[3:0] - Affinity level 0 |
| 813 | * For compatibility with GICv3 only Aff0[3:0] field is used, |
| 814 | * and Aff0[7:4] of a REC MPIDR value is RES0. |
| 815 | */ |
| 816 | #define MPIDR_EL2_AFF0_SHIFT 0 |
| 817 | #define MPIDR_EL2_AFF0_WIDTH 4 |
| 818 | #define MPIDR_EL2_AFF0_VAL_SHIFT 0 |
| 819 | |
| 820 | /* Aff1[15:8] - Affinity level 1 */ |
| 821 | #define MPIDR_EL2_AFF1_SHIFT 8 |
| 822 | #define MPIDR_EL2_AFF1_WIDTH 8 |
| 823 | #define MPIDR_EL2_AFF1_VAL_SHIFT 4 |
| 824 | |
| 825 | /* Aff2[23:16] - Affinity level 2 */ |
| 826 | #define MPIDR_EL2_AFF2_SHIFT 16 |
| 827 | #define MPIDR_EL2_AFF2_WIDTH 8 |
| 828 | #define MPIDR_EL2_AFF2_VAL_SHIFT 4 |
| 829 | |
| 830 | /* Aff3[39:32] - Affinity level 3 */ |
| 831 | #define MPIDR_EL2_AFF3_SHIFT 32 |
| 832 | #define MPIDR_EL2_AFF3_WIDTH 8 |
| 833 | #define MPIDR_EL2_AFF3_VAL_SHIFT 12 |
| 834 | |
| 835 | /* |
| 836 | * Extract the value of Aff<n> register field shifted right |
| 837 | * so it can be evaluated directly. |
| 838 | */ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 839 | #define MPIDR_EL2_AFF(n, reg) \ |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 840 | (((reg) & MASK(MPIDR_EL2_AFF##n)) >> MPIDR_EL2_AFF##n##_VAL_SHIFT) |
| 841 | |
| 842 | /* VMPIDR_EL2 bit [31] = RES1 */ |
| 843 | #define VMPIDR_EL2_RES1 (UL(1) << 31) |
| 844 | |
| 845 | /* ICC_SRE_EL2 defintions */ |
| 846 | #define ICC_SRE_EL2_ENABLE (UL(1) << 3) /* Enable lower EL access to ICC_SRE_EL1 */ |
| 847 | #define ICC_SRE_EL2_DIB (UL(1) << 2) /* Disable IRQ bypass */ |
| 848 | #define ICC_SRE_EL2_DFB (UL(1) << 1) /* Disable FIQ bypass */ |
| 849 | #define ICC_SRE_EL2_SRE (UL(1) << 0) /* Enable sysreg access */ |
| 850 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 851 | #define ICC_SRE_EL2_INIT (ICC_SRE_EL2_ENABLE | ICC_SRE_EL2_DIB | \ |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 852 | ICC_SRE_EL2_DFB | ICC_SRE_EL2_SRE) |
| 853 | |
| 854 | /* MPAM definitions */ |
| 855 | #define MPAM2_EL2_INIT 0x0 |
| 856 | #define MPAMHCR_EL2_INIT 0x0 |
| 857 | |
| 858 | #define PMSCR_EL2_INIT 0x0 |
| 859 | |
| 860 | #define SYSREG_ESR(op0, op1, crn, crm, op2) \ |
| 861 | (((op0) << ESR_EL2_SYSREG_TRAP_OP0_SHIFT) | \ |
| 862 | ((op1) << ESR_EL2_SYSREG_TRAP_OP1_SHIFT) | \ |
| 863 | ((crn) << ESR_EL2_SYSREG_TRAP_CRN_SHIFT) | \ |
| 864 | ((crm) << ESR_EL2_SYSREG_TRAP_CRM_SHIFT) | \ |
| 865 | ((op2) << ESR_EL2_SYSREG_TRAP_OP2_SHIFT)) |
| 866 | |
| 867 | #define ESR_EL2_SYSREG_MASK SYSREG_ESR(3, 7, 15, 15, 7) |
| 868 | |
| 869 | #define ESR_EL2_SYSREG_ID_MASK SYSREG_ESR(3, 7, 15, 0, 0) |
| 870 | #define ESR_EL2_SYSREG_ID SYSREG_ESR(3, 0, 0, 0, 0) |
| 871 | |
| 872 | #define ESR_EL2_SYSREG_ID_AA64PFR0_EL1 SYSREG_ESR(3, 0, 0, 4, 0) |
| 873 | #define ESR_EL2_SYSREG_ID_AA64PFR1_EL1 SYSREG_ESR(3, 0, 0, 4, 1) |
| 874 | #define ESR_EL2_SYSREG_ID_AA64ZFR0_EL1 SYSREG_ESR(3, 0, 0, 4, 4) |
| 875 | |
| 876 | #define ESR_EL2_SYSREG_ID_AA64DFR0_EL1 SYSREG_ESR(3, 0, 0, 5, 0) |
| 877 | #define ESR_EL2_SYSREG_ID_AA64DFR1_EL1 SYSREG_ESR(3, 0, 0, 5, 1) |
| 878 | |
| 879 | #define ESR_EL2_SYSREG_ID_AA64AFR0_EL1 SYSREG_ESR(3, 0, 0, 5, 4) |
| 880 | #define ESR_EL2_SYSREG_ID_AA64AFR1_EL1 SYSREG_ESR(3, 0, 0, 5, 5) |
| 881 | |
| 882 | #define ESR_EL2_SYSREG_ID_AA64ISAR0_EL1 SYSREG_ESR(3, 0, 0, 6, 0) |
| 883 | #define ESR_EL2_SYSREG_ID_AA64ISAR1_EL1 SYSREG_ESR(3, 0, 0, 6, 1) |
| 884 | |
| 885 | #define ESR_EL2_SYSREG_ID_AA64MMFR0_EL1 SYSREG_ESR(3, 0, 0, 7, 0) |
| 886 | #define ESR_EL2_SYSREG_ID_AA64MMFR1_EL1 SYSREG_ESR(3, 0, 0, 7, 1) |
| 887 | #define ESR_EL2_SYSREG_ID_AA64MMFR2_EL1 SYSREG_ESR(3, 0, 0, 7, 2) |
| 888 | |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 889 | /* ID_AA64ISAR1_EL1 definitions */ |
| 890 | #define ID_AA64ISAR1_EL1_GPI_SHIFT UL(28) |
| 891 | #define ID_AA64ISAR1_EL1_GPI_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 892 | |
| 893 | #define ID_AA64ISAR1_EL1_GPA_SHIFT UL(24) |
| 894 | #define ID_AA64ISAR1_EL1_GPA_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 895 | |
| 896 | #define ID_AA64ISAR1_EL1_API_SHIFT UL(8) |
| 897 | #define ID_AA64ISAR1_EL1_API_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 898 | |
| 899 | #define ID_AA64ISAR1_EL1_APA_SHIFT UL(4) |
| 900 | #define ID_AA64ISAR1_EL1_APA_WIDTH UL(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 901 | |
| 902 | #define ESR_EL2_SYSREG_TIMERS_MASK SYSREG_ESR(3, 3, 15, 12, 0) |
| 903 | #define ESR_EL2_SYSREG_TIMERS SYSREG_ESR(3, 3, 14, 0, 0) |
| 904 | |
| 905 | #define ESR_EL2_SYSREG_TIMER_CNTP_TVAL_EL0 SYSREG_ESR(3, 3, 14, 2, 0) |
| 906 | #define ESR_EL2_SYSREG_TIMER_CNTP_CTL_EL0 SYSREG_ESR(3, 3, 14, 2, 1) |
| 907 | #define ESR_EL2_SYSREG_TIMER_CNTP_CVAL_EL0 SYSREG_ESR(3, 3, 14, 2, 2) |
| 908 | #define ESR_EL2_SYSREG_TIMER_CNTV_TVAL_EL0 SYSREG_ESR(3, 3, 14, 3, 0) |
| 909 | #define ESR_EL2_SYSREG_TIMER_CNTV_CTL_EL0 SYSREG_ESR(3, 3, 14, 3, 1) |
| 910 | #define ESR_EL2_SYSREG_TIMER_CNTV_CVAL_EL0 SYSREG_ESR(3, 3, 14, 3, 2) |
| 911 | |
| 912 | #define ESR_EL2_SYSREG_ICC_PMR_EL1 SYSREG_ESR(3, 0, 4, 6, 0) |
| 913 | |
| 914 | /* |
| 915 | * GIC system registers encoding mask for registers from |
| 916 | * ICC_IAR0_EL1(3, 0, 12, 8, 0) to ICC_IGRPEN1_EL1(3, 0, 12, 12, 7). |
| 917 | */ |
| 918 | #define ESR_EL2_SYSREG_ICC_EL1_MASK SYSREG_ESR(3, 3, 15, 8, 0) |
| 919 | #define ESR_EL2_SYSREG_ICC_EL1 SYSREG_ESR(3, 0, 12, 8, 0) |
| 920 | |
| 921 | #define ESR_EL2_SYSREG_ICC_DIR SYSREG_ESR(3, 0, 12, 11, 1) |
| 922 | #define ESR_EL2_SYSREG_ICC_SGI1R_EL1 SYSREG_ESR(3, 0, 12, 11, 5) |
| 923 | #define ESR_EL2_SYSREG_ICC_SGI0R_EL1 SYSREG_ESR(3, 0, 12, 11, 7) |
| 924 | |
| 925 | #define ESR_EL2_SYSREG_DIRECTION (UL(1) << 0) |
| 926 | #define ESR_EL2_SYSREG_IS_WRITE(esr) (!((esr) & ESR_EL2_SYSREG_DIRECTION)) |
| 927 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 928 | #define ESR_IL(esr) ((esr) & MASK(ESR_EL2_IL)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 929 | |
AlexeiFedorov | feaef16 | 2022-12-23 16:59:51 +0000 | [diff] [blame] | 930 | #define ESR_EL2_SYSREG_ISS_RT(esr) EXTRACT(ESR_EL2_SYSREG_TRAP_RT, esr) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 931 | |
| 932 | #define ICC_HPPIR1_EL1_INTID_SHIFT 0 |
| 933 | #define ICC_HPPIR1_EL1_INTID_WIDTH 24 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 934 | |
| 935 | #define CNTHCTL_EL2_EL0PCTEN (UL(1) << UL(0)) |
| 936 | #define CNTHCTL_EL2_EL0VCTEN (UL(1) << UL(1)) |
| 937 | #define CNTHCTL_EL2_EL1PCTEN (UL(1) << 10) |
| 938 | #define CNTHCTL_EL2_EL1PTEN (UL(1) << 11) |
| 939 | #define CNTHCTL_EL2_EL1TVT (UL(1) << 13) |
| 940 | #define CNTHCTL_EL2_EL1TVCT (UL(1) << 14) |
| 941 | #define CNTHCTL_EL2_CNTVMASK (UL(1) << 18) |
| 942 | #define CNTHCTL_EL2_CNTPMASK (UL(1) << 19) |
| 943 | |
| 944 | #define CNTHCTL_EL2_INIT (CNTHCTL_EL2_EL0VCTEN | CNTHCTL_EL2_EL0PCTEN) |
| 945 | |
| 946 | #define CNTHCTL_EL2_NO_TRAPS (CNTHCTL_EL2_EL1PCTEN | \ |
| 947 | CNTHCTL_EL2_EL1PTEN) |
| 948 | |
| 949 | #define CNTx_CTL_ENABLE (UL(1) << 0) |
| 950 | #define CNTx_CTL_IMASK (UL(1) << 1) |
| 951 | #define CNTx_CTL_ISTATUS (UL(1) << 2) |
| 952 | |
| 953 | /******************************************************************************* |
| 954 | * Definitions of register offsets, fields and macros for CPU system |
| 955 | * instructions. |
| 956 | ******************************************************************************/ |
| 957 | |
| 958 | #define TLBI_ADDR_SHIFT U(12) |
| 959 | #define TLBI_ADDR_MASK U(0x0FFFFFFFFFFF) |
| 960 | #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) |
| 961 | |
| 962 | /* ID_AA64MMFR2_EL1 definitions */ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 963 | #define ID_AA64MMFR2_EL1_ST_SHIFT UL(28) |
| 964 | #define ID_AA64MMFR2_EL1_ST_WIDTH UL(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 965 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 966 | #define ID_AA64MMFR2_EL1_CNP_SHIFT UL(0) |
| 967 | #define ID_AA64MMFR2_EL1_CNP_WIDTH UL(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 968 | |
| 969 | /* Custom defined values to indicate the vector offset to exception handlers */ |
| 970 | #define ARM_EXCEPTION_SYNC_LEL 0 |
| 971 | #define ARM_EXCEPTION_IRQ_LEL 1 |
| 972 | #define ARM_EXCEPTION_FIQ_LEL 2 |
| 973 | #define ARM_EXCEPTION_SERROR_LEL 3 |
| 974 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 975 | #define VBAR_CEL_SP_EL0_OFFSET 0x0 |
| 976 | #define VBAR_CEL_SP_ELx_OFFSET 0x200 |
| 977 | #define VBAR_LEL_AA64_OFFSET 0x400 |
| 978 | #define VBAR_LEL_AA32_OFFSET 0x600 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 979 | |
| 980 | #endif /* ARCH_H */ |