blob: aed5db8b9f91a9a440753f672d4c6f6ee66febcf [file] [log] [blame]
Soby Mathewb4c6df42022-11-09 11:13:29 +00001/*
2 * SPDX-License-Identifier: BSD-3-Clause
3 * SPDX-FileCopyrightText: Copyright TF-RMM Contributors.
4 */
5
6#ifndef ARCH_H
7#define ARCH_H
8
9#include <utils_def.h>
10
11/* Cache line size */
12#define CACHE_WRITEBACK_GRANULE UL(64)
13
14/* Timer interrupt IDs defined by the Server Base System Architecture */
15#define EL1_VIRT_TIMER_PPI UL(27)
16#define EL1_PHYS_TIMER_PPI UL(30)
17
18/* Counter-timer Physical Offset register */
19#define CNTPOFF_EL2 S3_4_C14_C0_6
20
21/* MPAM0 Register */
22#define MPAM0_EL1 S3_0_C10_C5_1
23
24/* Interrupt Controller registers */
25#define ICC_HPPIR1_EL1 S3_0_C12_C12_2
26#define ICC_SRE_EL2 S3_4_C12_C9_5
27
28/* Interrupt Controller Control Register */
AlexeiFedorov537bee02023-02-02 13:38:23 +000029#define ICC_CTLR_EL1 S3_0_C12_C12_4
Soby Mathewb4c6df42022-11-09 11:13:29 +000030
AlexeiFedorov537bee02023-02-02 13:38:23 +000031#define ICC_CTLR_EL1_EXT_RANGE_BIT (UL(1) << 19)
Soby Mathewb4c6df42022-11-09 11:13:29 +000032
33/* Virtual GIC registers */
34#define ICH_AP0R0_EL2 S3_4_C12_C8_0
35#define ICH_AP0R1_EL2 S3_4_C12_C8_1
36#define ICH_AP0R2_EL2 S3_4_C12_C8_2
37#define ICH_AP0R3_EL2 S3_4_C12_C8_3
38#define ICH_AP1R0_EL2 S3_4_C12_C9_0
39#define ICH_AP1R1_EL2 S3_4_C12_C9_1
40#define ICH_AP1R2_EL2 S3_4_C12_C9_2
41#define ICH_AP1R3_EL2 S3_4_C12_C9_3
42
43#define ICH_LR0_EL2 S3_4_C12_C12_0
44#define ICH_LR1_EL2 S3_4_C12_C12_1
45#define ICH_LR2_EL2 S3_4_C12_C12_2
46#define ICH_LR3_EL2 S3_4_C12_C12_3
47#define ICH_LR4_EL2 S3_4_C12_C12_4
48#define ICH_LR5_EL2 S3_4_C12_C12_5
49#define ICH_LR6_EL2 S3_4_C12_C12_6
50#define ICH_LR7_EL2 S3_4_C12_C12_7
51#define ICH_LR8_EL2 S3_4_C12_C13_0
52#define ICH_LR9_EL2 S3_4_C12_C13_1
53#define ICH_LR10_EL2 S3_4_C12_C13_2
54#define ICH_LR11_EL2 S3_4_C12_C13_3
55#define ICH_LR12_EL2 S3_4_C12_C13_4
56#define ICH_LR13_EL2 S3_4_C12_C13_5
57#define ICH_LR14_EL2 S3_4_C12_C13_6
58#define ICH_LR15_EL2 S3_4_C12_C13_7
59
60#define ICH_HCR_EL2 S3_4_C12_C11_0
61#define ICH_VTR_EL2 S3_4_C12_C11_1
62#define ICH_MISR_EL2 S3_4_C12_C11_2
63#define ICH_VMCR_EL2 S3_4_C12_C11_7
64
65/* RNDR definition */
66#define RNDR S3_3_C2_C4_0
67
Shruti Gupta5732bfe2024-01-17 13:21:06 +000068/* Data Independent Timing Registers */
69#define DIT S3_3_C4_C2_5
70#define DIT_BIT (UL(1) << 24)
71
Javier Almansa Sobrinocfd32542024-10-09 19:38:56 +010072/* SCTLR2_EL12 register */
73#define SCTLR2_EL12 S3_5_C1_C0_3
74
Soby Mathewb4c6df42022-11-09 11:13:29 +000075/* CLIDR definitions */
76#define LOC_SHIFT U(24)
77#define CTYPE_SHIFT(n) U(3 * ((n) - 1))
78#define CLIDR_FIELD_WIDTH U(3)
79
80/* CSSELR definitions */
81#define LEVEL_SHIFT U(1)
82
83/* Data cache set/way op type defines */
84#define DCISW U(0x0)
85#define DCCISW U(0x1)
86#define DCCSW U(0x2)
87
88#define TCR_EL2_T0SZ_SHIFT UL(0)
89#define TCR_EL2_T0SZ_WIDTH UL(6)
Soby Mathewb4c6df42022-11-09 11:13:29 +000090
91#define TCR_EL2_T1SZ_SHIFT UL(16)
92#define TCR_EL2_T1SZ_WIDTH UL(6)
Soby Mathewb4c6df42022-11-09 11:13:29 +000093
AlexeiFedorov537bee02023-02-02 13:38:23 +000094#define TCR_EL2_EPD0_BIT (UL(1) << 7)
Soby Mathewb4c6df42022-11-09 11:13:29 +000095
96#define TCR_EL2_IRGN0_SHIFT UL(8)
97#define TCR_EL2_IRGN0_WIDTH UL(2)
98#define TCR_EL2_IRGN0_WBWA INPLACE(TCR_EL2_IRGN0, UL(1))
99
100#define TCR_EL2_ORGN0_SHIFT UL(10)
101#define TCR_EL2_ORGN0_WIDTH UL(2)
102#define TCR_EL2_ORGN0_WBWA INPLACE(TCR_EL2_ORGN0, UL(1))
103
104#define TCR_EL2_IRGN1_SHIFT UL(24)
105#define TCR_EL2_IRGN1_WIDTH UL(2)
106#define TCR_EL2_IRGN1_WBWA INPLACE(TCR_EL2_IRGN1, UL(1))
107
108#define TCR_EL2_ORGN1_SHIFT UL(26)
109#define TCR_EL2_ORGN1_WIDTH UL(2)
110#define TCR_EL2_ORGN1_WBWA INPLACE(TCR_EL2_ORGN1, UL(1))
111
112#define TCR_EL2_SH0_SHIFT UL(12)
113#define TCR_EL2_SH0_WIDTH UL(2)
114#define TCR_EL2_SH0_IS INPLACE(TCR_EL2_SH0, UL(3))
115
116#define TCR_EL2_SH1_SHIFT UL(28)
117#define TCR_EL2_SH1_WIDTH UL(2)
118#define TCR_EL2_SH1_IS INPLACE(TCR_EL2_SH1, UL(3))
119
120#define TCR_EL2_TG0_SHIFT UL(14)
121#define TCR_EL2_TG0_WIDTH UL(2)
122#define TCR_EL2_TG0_4K INPLACE(TCR_EL2_TG0, UL(0))
123
124#define TCR_EL2_TG1_SHIFT UL(30)
125#define TCR_EL2_TG1_WIDTH UL(2)
Javier Almansa Sobrino70194902023-02-28 10:27:02 +0000126#define TCR_EL2_TG1_4K INPLACE(TCR_EL2_TG1, UL(2))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000127
128#define TCR_EL2_IPS_SHIFT UL(32)
129#define TCR_EL2_IPS_WIDTH UL(3)
130#define TCR_PS_BITS_4GB INPLACE(TCR_EL2_IPS, UL(0))
131#define TCR_PS_BITS_64GB INPLACE(TCR_EL2_IPS, UL(1))
132#define TCR_PS_BITS_1TB INPLACE(TCR_EL2_IPS, UL(2))
133#define TCR_PS_BITS_4TB INPLACE(TCR_EL2_IPS, UL(3))
134#define TCR_PS_BITS_16TB INPLACE(TCR_EL2_IPS, UL(4))
135#define TCR_PS_BITS_256TB INPLACE(TCR_EL2_IPS, UL(5))
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +0100136#define TCR_PS_BITS_4PB INPLACE(TCR_EL2_IPS, UL(6))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000137
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +0100138#define TCR_EL2_DS_SHIFT UL(59)
139#define TCR_EL2_DS_WIDTH UL(1)
140#define TCR_EL2_DS_LPA2_EN INPLACE(TCR_EL2_DS, UL(1))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000141
142#define TCR_EL2_AS (UL(1) << 36)
143#define TCR_EL2_HPD0 (UL(1) << 41)
144#define TCR_EL2_HPD1 (UL(1) << 42)
145#define TCR_EL2_E0PD1 (UL(1) << 56) /* TODO: ARMv8.5-E0PD, otherwise RES0 */
146
147#define TCR_TxSZ_MIN UL(16)
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +0100148#define TCR_TxSZ_MIN_LPA2 UL(12)
Javier Almansa Sobrinoed932592023-01-24 12:50:41 +0000149#define TCR_TxSZ_MAX UL(48)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000150
151/* HCR definitions */
152#define HCR_FWB (UL(1) << 46)
153#define HCR_TEA (UL(1) << 37)
154#define HCR_API (UL(1) << 41)
155#define HCR_APK (UL(1) << 40)
156#define HCR_TERR (UL(1) << 36)
157#define HCR_TLOR (UL(1) << 35)
158#define HCR_E2H (UL(1) << 34)
159#define HCR_RW (UL(1) << 31)
AlexeiFedorov862f96c2024-03-01 16:26:48 +0000160#define HCR_TDZ (UL(1) << 28)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000161#define HCR_TGE (UL(1) << 27)
162#define HCR_TSW (UL(1) << 22)
163#define HCR_TACR (UL(1) << 21)
164#define HCR_TIDCP (UL(1) << 20)
165#define HCR_TSC (UL(1) << 19)
166#define HCR_TID3 (UL(1) << 18)
167#define HCR_TWE (UL(1) << 14)
168#define HCR_TWI (UL(1) << 13)
169#define HCR_VSE (UL(1) << 8)
170
171#define HCR_BSU_SHIFT 10
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100172#define HCR_BSU_WIDTH U(2)
173#define HCR_BSU_IS INPLACE(HCR_BSU, UL(1)) /* Barriers are promoted to IS */
Soby Mathewb4c6df42022-11-09 11:13:29 +0000174
175#define HCR_FB (UL(1) << 9)
176#define HCR_VI (UL(1) << 7)
177#define HCR_AMO (UL(1) << 5)
178#define HCR_IMO (UL(1) << 4)
179#define HCR_FMO (UL(1) << 3)
180#define HCR_PTW (UL(1) << 2)
181#define HCR_SWIO (UL(1) << 1)
182#define HCR_VM (UL(1) << 0)
183
Arunachalam Ganapathy591354a2023-11-16 10:49:09 +0000184#define HCR_REALM_FLAGS (HCR_FWB | HCR_E2H | HCR_RW | HCR_TSC | \
Sona Mathewc744b932024-07-16 11:29:25 -0500185 HCR_AMO | HCR_BSU_IS | HCR_IMO | HCR_FMO | \
186 HCR_PTW | HCR_SWIO | HCR_VM | HCR_TID3 | \
187 HCR_TEA | HCR_API | HCR_APK)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000188
189#define HCR_EL2_INIT (HCR_TGE | HCR_E2H | HCR_TEA)
190
Javier Almansa Sobrinocfd32542024-10-09 19:38:56 +0100191/* HCRX_EL2 Register */
192#define HCRX_EL2 S3_4_C1_C2_2
193
194/* HCRX_EL2 definitions */
195#define HCRX_SCTLR2EN (UL(1) << 15)
196
197#define HCRX_INIT (UL(0))
198
Soby Mathewb4c6df42022-11-09 11:13:29 +0000199#define MAIR_ELx_ATTR0_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100200#define MAIR_ELx_ATTR0_WIDTH U(8)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000201
202/*******************************************************************************
203 * Definitions of MAIR encodings for device and normal memory
204 ******************************************************************************/
205/*
206 * MAIR encodings for device memory attributes.
207 */
208#define MAIR_DEV_NGNRNE UL(0x0) /* Device nGnRnE */
209#define MAIR_DEV_NGNRNE_IDX 0x1
210
211#define MAIR_DEV_NGNRE UL(0x4)
212
213#define MAIR_NIOWBNTRW 0xff
214#define MAIR_NIOWBNTRW_IDX 0x0
215
216/*
217 * MAIR encodings for normal memory attributes.
218 *
219 * Cache Policy
220 * WT: Write Through
221 * WB: Write Back
222 * NC: Non-Cacheable
223 *
224 * Transient Hint
225 * NTR: Non-Transient
226 * TR: Transient
227 *
228 * Allocation Policy
229 * RA: Read Allocate
230 * WA: Write Allocate
231 * RWA: Read and Write Allocate
232 * NA: No Allocation
233 */
234#define MAIR_NORM_WT_TR_WA UL(0x1)
235#define MAIR_NORM_WT_TR_RA UL(0x2)
236#define MAIR_NORM_WT_TR_RWA UL(0x3)
237#define MAIR_NORM_NC UL(0x4)
238#define MAIR_NORM_WB_TR_WA UL(0x5)
239#define MAIR_NORM_WB_TR_RA UL(0x6)
240#define MAIR_NORM_WB_TR_RWA UL(0x7)
241#define MAIR_NORM_WT_NTR_NA UL(0x8)
242#define MAIR_NORM_WT_NTR_WA UL(0x9)
243#define MAIR_NORM_WT_NTR_RA UL(0xa)
244#define MAIR_NORM_WT_NTR_RWA UL(0xb)
245#define MAIR_NORM_WB_NTR_NA UL(0xc)
246#define MAIR_NORM_WB_NTR_WA UL(0xd)
247#define MAIR_NORM_WB_NTR_RA UL(0xe)
248#define MAIR_NORM_WB_NTR_RWA UL(0xf)
249
250#define MAIR_NORM_OUTER_SHIFT U(4)
251
252#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
253 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
254
255#define MAKE_MAIR_NORMAL_MEMORY_IO(_mair) \
256 MAKE_MAIR_NORMAL_MEMORY(_mair, _mair)
257
258/*
259 * TTBR Definitions
260 */
AlexeiFedorov537bee02023-02-02 13:38:23 +0000261#define TTBR_CNP_BIT UL(1)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000262
263#define TTBRx_EL2_CnP_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100264#define TTBRx_EL2_CnP_WIDTH U(1)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000265
266#define TTBRx_EL2_BADDR_SHIFT 1
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100267#define TTBRx_EL2_BADDR_WIDTH U(47)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000268
Javier Almansa Sobrinof6fff692024-02-02 17:13:57 +0000269#define TTBRx_EL2_BADDR_MSB_LPA2_SHIFT 2
270#define TTBRx_EL2_BADDR_MSB_LPA2_WIDTH U(4)
271#define EL2_BADDR_MSB_LPA2_SHIFT 48
272#define EL2_BADDR_MSB_LPA2_WIDTH TTBRx_EL2_BADDR_MSB_LPA2_WIDTH
273
Soby Mathewb4c6df42022-11-09 11:13:29 +0000274#define TTBRx_EL2_ASID_SHIFT 48
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100275#define TTBRx_EL2_ASID_WIDTH U(16)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000276
277/*
278 * VTTBR Definitions
279 */
280#define VTTBR_EL2_VMID_SHIFT 48
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100281#define VTTBR_EL2_VMID_WIDTH U(16)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000282
283/*
284 * ESR Definitions
285 */
286#define ESR_EL2_EC_SHIFT 26
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100287#define ESR_EL2_EC_WIDTH U(6)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000288
289#define ESR_EL2_IL_SHIFT 25
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100290#define ESR_EL2_IL_WIDTH U(1)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000291
292#define ESR_EL2_ISS_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100293#define ESR_EL2_ISS_WIDTH U(25)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000294
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100295#define ESR_EL2_EC_UNKNOWN INPLACE(ESR_EL2_EC, UL(0))
296#define ESR_EL2_EC_WFX INPLACE(ESR_EL2_EC, UL(1))
297#define ESR_EL2_EC_FPU INPLACE(ESR_EL2_EC, UL(7))
298#define ESR_EL2_EC_SVC INPLACE(ESR_EL2_EC, UL(21))
299#define ESR_EL2_EC_HVC INPLACE(ESR_EL2_EC, UL(22))
300#define ESR_EL2_EC_SMC INPLACE(ESR_EL2_EC, UL(23))
301#define ESR_EL2_EC_SYSREG INPLACE(ESR_EL2_EC, UL(24))
302#define ESR_EL2_EC_SVE INPLACE(ESR_EL2_EC, UL(25))
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100303#define ESR_EL2_EC_SME INPLACE(ESR_EL2_EC, UL(29))
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100304#define ESR_EL2_EC_INST_ABORT INPLACE(ESR_EL2_EC, UL(32))
305#define ESR_EL2_EC_INST_ABORT_SEL INPLACE(ESR_EL2_EC, UL(33))
306#define ESR_EL2_EC_DATA_ABORT INPLACE(ESR_EL2_EC, UL(36))
307#define ESR_EL2_EC_DATA_ABORT_SEL INPLACE(ESR_EL2_EC, UL(37))
308#define ESR_EL2_EC_SERROR INPLACE(ESR_EL2_EC, UL(47))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000309
310/* Data/Instruction Abort ESR fields */
AlexeiFedorov537bee02023-02-02 13:38:23 +0000311#define ESR_EL2_ABORT_ISV_BIT (UL(1) << 24)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000312
313#define ESR_EL2_ABORT_SAS_SHIFT 22
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100314#define ESR_EL2_ABORT_SAS_WIDTH U(2)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000315
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100316#define ESR_EL2_ABORT_SAS_BYTE_VAL 0U
317#define ESR_EL2_ABORT_SAS_HWORD_VAL 1U
318#define ESR_EL2_ABORT_SAS_WORD_VAL 2U
319#define ESR_EL2_ABORT_SAS_DWORD_VAL 3U
Soby Mathewb4c6df42022-11-09 11:13:29 +0000320
AlexeiFedorov537bee02023-02-02 13:38:23 +0000321#define ESR_EL2_ABORT_SSE_BIT (UL(1) << 21)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000322
323#define ESR_EL2_ABORT_SRT_SHIFT 16
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100324#define ESR_EL2_ABORT_SRT_WIDTH U(5)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000325
326#define ESR_EL2_ABORT_SET_SHIFT 11
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100327#define ESR_EL2_ABORT_SET_WIDTH U(2)
328#define ESR_EL2_ABORT_SET_UER INPLACE(ESR_EL2_ABORT_SET, UL(0))
329#define ESR_EL2_ABORT_SET_UC INPLACE(ESR_EL2_ABORT_SET, UL(2))
330#define ESR_EL2_ABORT_SET_UEO INPLACE(ESR_EL2_ABORT_SET, UL(3))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000331
AlexeiFedorov537bee02023-02-02 13:38:23 +0000332#define ESR_EL2_ABORT_SF_BIT (UL(1) << 15)
333#define ESR_EL2_ABORT_FNV_BIT (UL(1) << 10)
334#define ESR_EL2_ABORT_EA_BIT (UL(1) << 9)
335#define ESR_EL2_ABORT_S1PTW_BIT (UL(1) << 7)
336#define ESR_EL2_ABORT_WNR_BIT (UL(1) << 6)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000337#define ESR_EL2_ABORT_FSC_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100338#define ESR_EL2_ABORT_FSC_WIDTH U(6)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000339
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100340#define ESR_EL2_ABORT_FSC_TRANSLATION_FAULT UL(0x04)
341#define ESR_EL2_ABORT_FSC_PERMISSION_FAULT UL(0x0c)
342#define ESR_EL2_ABORT_FSC_TRANSLATION_FAULT_L0 UL(0x04)
343#define ESR_EL2_ABORT_FSC_SEA UL(0x10)
344#define ESR_EL2_ABORT_FSC_SEA_TTW_START UL(0x13)
345#define ESR_EL2_ABORT_FSC_SEA_TTW_END UL(0x17)
346#define ESR_EL2_ABORT_FSC_GPF UL(0x28)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000347#define ESR_EL2_ABORT_FSC_LEVEL_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100348#define ESR_EL2_ABORT_FSC_LEVEL_WIDTH U(2)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000349
350/* The ESR fields that are reported to the host on Instr./Data Synchronous Abort */
AlexeiFedorov537bee02023-02-02 13:38:23 +0000351#define ESR_NONEMULATED_ABORT_MASK ( \
352 MASK(ESR_EL2_EC) | \
353 MASK(ESR_EL2_ABORT_SET) | \
354 ESR_EL2_ABORT_FNV_BIT | \
355 ESR_EL2_ABORT_EA_BIT | \
356 MASK(ESR_EL2_ABORT_FSC))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000357
AlexeiFedorov537bee02023-02-02 13:38:23 +0000358#define ESR_EMULATED_ABORT_MASK ( \
Soby Mathewb4c6df42022-11-09 11:13:29 +0000359 ESR_NONEMULATED_ABORT_MASK | \
AlexeiFedorov537bee02023-02-02 13:38:23 +0000360 ESR_EL2_ABORT_ISV_BIT | \
361 MASK(ESR_EL2_ABORT_SAS) | \
362 ESR_EL2_ABORT_SF_BIT | \
Soby Mathewb4c6df42022-11-09 11:13:29 +0000363 ESR_EL2_ABORT_WNR_BIT)
364
365#define ESR_EL2_SERROR_DFSC_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100366#define ESR_EL2_SERROR_DFSC_WIDTH U(6)
367#define ESR_EL2_SERROR_DFSC_UNCAT INPLACE(ESR_EL2_SERROR_DFSC, UL(0))
368#define ESR_EL2_SERROR_DFSC_ASYNC INPLACE(ESR_EL2_SERROR_DFSC, UL(1))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000369
AlexeiFedorov537bee02023-02-02 13:38:23 +0000370#define ESR_EL2_SERROR_EA_BIT (UL(1) << 9)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000371
372#define ESR_EL2_SERROR_AET_SHIFT 10
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100373#define ESR_EL2_SERROR_AET_WIDTH U(3)
374#define ESR_EL2_SERROR_AET_UC INPLACE(ESR_EL2_SERROR_AET, UL(0))
375#define ESR_EL2_SERROR_AET_UEU INPLACE(ESR_EL2_SERROR_AET, UL(1))
376#define ESR_EL2_SERROR_AET_UEO INPLACE(ESR_EL2_SERROR_AET, UL(2))
377#define ESR_EL2_SERROR_AET_UER INPLACE(ESR_EL2_SERROR_AET, UL(3))
378#define ESR_EL2_SERROR_AET_CE INPLACE(ESR_EL2_SERROR_AET, UL(6))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000379
AlexeiFedorov537bee02023-02-02 13:38:23 +0000380#define ESR_EL2_SERROR_IESB_BIT (UL(1) << 13)
381#define ESR_EL2_SERROR_IDS_BIT (UL(1) << 24)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000382
383/* The ESR fields that are reported to the host on SError */
AlexeiFedorov537bee02023-02-02 13:38:23 +0000384#define ESR_SERROR_MASK ( \
385 ESR_EL2_SERROR_IDS_BIT | \
386 MASK(ESR_EL2_SERROR_AET) | \
387 ESR_EL2_SERROR_EA_BIT | \
388 MASK(ESR_EL2_SERROR_DFSC))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000389
390#define ESR_EL2_SYSREG_TRAP_OP0_SHIFT 20
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100391#define ESR_EL2_SYSREG_TRAP_OP0_WIDTH U(2)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000392
393#define ESR_EL2_SYSREG_TRAP_OP2_SHIFT 17
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100394#define ESR_EL2_SYSREG_TRAP_OP2_WIDTH U(3)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000395
396#define ESR_EL2_SYSREG_TRAP_OP1_SHIFT 14
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100397#define ESR_EL2_SYSREG_TRAP_OP1_WIDTH U(3)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000398
399#define ESR_EL2_SYSREG_TRAP_CRN_SHIFT 10
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100400#define ESR_EL2_SYSREG_TRAP_CRN_WIDTH U(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000401
402#define ESR_EL2_SYSREG_TRAP_RT_SHIFT 5
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100403#define ESR_EL2_SYSREG_TRAP_RT_WIDTH U(5)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000404
405#define ESR_EL2_SYSREG_TRAP_CRM_SHIFT 1
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100406#define ESR_EL2_SYSREG_TRAP_CRM_WIDTH U(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000407
408/* WFx ESR fields */
AlexeiFedorov537bee02023-02-02 13:38:23 +0000409#define ESR_EL2_WFx_TI_BIT (UL(1) << 0)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000410
411/* xVC ESR fields */
412#define ESR_EL2_xVC_IMM_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100413#define ESR_EL2_xVC_IMM_WIDTH U(16)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000414
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000415/* ID_AA64DFR0_EL1 definitions */
416#define ID_AA64DFR0_EL1_HPMN0_SHIFT UL(60)
417#define ID_AA64DFR0_EL1_HPMN0_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000418
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000419#define ID_AA64DFR0_EL1_ExtTrcBuff_SHIFT UL(56)
420#define ID_AA64DFR0_EL1_ExtTrcBuff_WIDTH UL(4)
421
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000422#define ID_AA64DFR0_EL1_BRBE_SHIFT UL(52)
423#define ID_AA64DFR0_EL1_BRBE_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000424
425#define ID_AA64DFR0_EL1_MTPMU_SHIFT UL(48)
426#define ID_AA64DFR0_EL1_MTPMU_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000427
428#define ID_AA64DFR0_EL1_TraceBuffer_SHIFT UL(44)
429#define ID_AA64DFR0_EL1_TraceBuffer_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000430
431#define ID_AA64DFR0_EL1_TraceFilt_SHIFT UL(40)
432#define ID_AA64DFR0_EL1_TraceFilt_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000433
434#define ID_AA64DFR0_EL1_DoubleLock_SHIFT UL(36)
435#define ID_AA64DFR0_EL1_DoubleLock_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000436
437#define ID_AA64DFR0_EL1_PMSVer_SHIFT UL(32)
438#define ID_AA64DFR0_EL1_PMSVer_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000439
440#define ID_AA64DFR0_EL1_CTX_CMPS_SHIFT UL(28)
441#define ID_AA64DFR0_EL1_CTX_CMPS_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000442
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000443#define ID_AA64DFR0_EL1_SEBEP_SHIFT UL(24)
444#define ID_AA64DFR0_EL1_SEBEP_WIDTH UL(4)
445
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000446#define ID_AA64DFR0_EL1_WRPs_SHIFT UL(20)
447#define ID_AA64DFR0_EL1_WRPs_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000448
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000449#define ID_AA64DFR0_EL1_PMSS_SHIFT UL(16)
450#define ID_AA64DFR0_EL1_PMSS_WIDTH UL(4)
451
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000452#define ID_AA64DFR0_EL1_BRPs_SHIFT UL(12)
453#define ID_AA64DFR0_EL1_BRPs_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000454
455#define ID_AA64DFR0_EL1_PMUVer_SHIFT UL(8)
456#define ID_AA64DFR0_EL1_PMUVer_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000457
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000458/* Performance Monitors Extension version */
459#define ID_AA64DFR0_EL1_PMUv3p7 UL(7)
460#define ID_AA64DFR0_EL1_PMUv3p8 UL(8)
461#define ID_AA64DFR0_EL1_PMUv3p9 UL(9)
462
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000463#define ID_AA64DFR0_EL1_TraceVer_SHIFT UL(4)
464#define ID_AA64DFR0_EL1_TraceVer_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000465
466#define ID_AA64DFR0_EL1_DebugVer_SHIFT UL(0)
467#define ID_AA64DFR0_EL1_DebugVer_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000468
469/* Debug architecture version */
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000470#define ID_AA64DFR0_EL1_Debugv8 UL(6)
AlexeiFedorova2ef91d2024-08-08 13:49:20 +0100471#define ID_AA64DFR0_EL1_Debugv8p1 UL(7)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000472#define ID_AA64DFR0_EL1_Debugv8p2 UL(8)
473#define ID_AA64DFR0_EL1_Debugv8p4 UL(9)
474#define ID_AA64DFR0_EL1_Debugv8p8 UL(10)
AlexeiFedorova2ef91d2024-08-08 13:49:20 +0100475#define ID_AA64DFR0_EL1_Debugv8p9 UL(11)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000476
477/* ID_AA64DFR1_EL1 definitions */
478#define ID_AA64DFR1_EL1_EBEP_SHIFT UL(48)
479#define ID_AA64DFR1_EL1_EBEP_WIDTH UL(4)
480
481#define ID_AA64DFR1_EL1_ICNTR_SHIFT UL(36)
482#define ID_AA64DFR1_EL1_ICNTR_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000483
AlexeiFedorova2ef91d2024-08-08 13:49:20 +0100484#define ID_AA64DFR1_EL1_WRPs_SHIFT UL(16)
485#define ID_AA64DFR1_EL1_WRPs_WIDTH UL(8)
486
487#define ID_AA64DFR1_EL1_BRPs_SHIFT UL(8)
488#define ID_AA64DFR1_EL1_BRPs_WIDTH UL(8)
489
Soby Mathewb4c6df42022-11-09 11:13:29 +0000490/* ID_AA64PFR0_EL1 definitions */
491#define ID_AA64PFR0_EL1_SVE_SHIFT UL(32)
492#define ID_AA64PFR0_EL1_SVE_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000493
494#define ID_AA64PFR0_EL1_AMU_SHIFT UL(44)
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100495#define ID_AA64PFR0_EL1_AMU_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000496
Arunachalam Ganapathya27de372023-03-06 11:13:49 +0000497/* ID_AA64PFR1_EL1 definitions */
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +0100498#define ID_AA64PFR1_EL1_SSBS_SHIFT UL(4)
499#define ID_AA64PFR1_EL1_SSBS_WIDTH UL(4)
500#define ID_AA64PFR1_EL1_SSBS_NOT_IMPLEMENTED UL(0)
501#define ID_AA64PFR1_EL1_FEAT_SSBS UL(1)
502#define ID_AA64PFR1_EL1_FEAT_SSBS2 UL(2)
503
504#define ID_AA64PFR1_EL1_MTE_SHIFT UL(8)
505#define ID_AA64PFR1_EL1_MTE_WIDTH UL(4)
506#define ID_AA64PFR1_EL1_MTE_NOT_IMPLEMENTED UL(0)
507#define ID_AA64PFR1_EL1_MTE1 UL(1)
508#define ID_AA64PFR1_EL1_MTE2 UL(2)
509#define ID_AA64PFR1_EL1_MTE3 UL(3)
Arunachalam Ganapathya27de372023-03-06 11:13:49 +0000510
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100511#define ID_AA64PFR1_EL1_SME_SHIFT UL(24)
512#define ID_AA64PFR1_EL1_SME_WIDTH UL(4)
513#define ID_AA64PFR1_EL1_SME_NOT_IMPLEMENTED UL(0)
514#define ID_AA64PFR1_EL1_SME_IMPLEMENTED UL(1)
515#define ID_AA64PFR1_EL1_SME2_IMPLEMENTED UL(2)
516
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +0100517#define ID_AA64PFR1_EL1_NMI_SHIFT UL(36)
518#define ID_AA64PFR1_EL1_NMI_WIDTH UL(4)
519
520#define ID_AA64PFR1_EL1_GCS_SHIFT UL(44)
521#define ID_AA64PFR1_EL1_GCS_WIDTH UL(4)
522
Javier Almansa Sobrinocfd32542024-10-09 19:38:56 +0100523#define ID_AA64PFR1_EL1_DF2_SHIFT UL(56)
524#define ID_AA64PFR1_EL1_DF2_WIDTH UL(4)
525
Soby Mathewb4c6df42022-11-09 11:13:29 +0000526/* ID_AA64MMFR0_EL1 definitions */
527#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000528#define ID_AA64MMFR0_EL1_PARANGE_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000529
530#define PARANGE_0000_WIDTH U(32)
531#define PARANGE_0001_WIDTH U(36)
532#define PARANGE_0010_WIDTH U(40)
533#define PARANGE_0011_WIDTH U(42)
534#define PARANGE_0100_WIDTH U(44)
535#define PARANGE_0101_WIDTH U(48)
536#define PARANGE_0110_WIDTH U(52)
537
AlexeiFedorov537bee02023-02-02 13:38:23 +0000538#define ID_AA64MMFR0_EL1_ECV_SHIFT UL(60)
539#define ID_AA64MMFR0_EL1_ECV_WIDTH UL(4)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000540#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED UL(0x0)
541#define ID_AA64MMFR0_EL1_ECV_SUPPORTED UL(0x1)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000542#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
543
AlexeiFedorov537bee02023-02-02 13:38:23 +0000544#define ID_AA64MMFR0_EL1_FGT_SHIFT UL(56)
545#define ID_AA64MMFR0_EL1_FGT_WIDTH UL(4)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000546#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED UL(0x0)
547#define ID_AA64MMFR0_EL1_FGT_SUPPORTED UL(0x1)
548#define ID_AA64MMFR0_EL1_FGT2_SUPPORTED UL(0x2)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000549
550#define ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT U(40)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000551#define ID_AA64MMFR0_EL1_TGRAN4_2_WIDTH U(4)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000552#define ID_AA64MMFR0_EL1_TGRAN4_2_TGRAN4 UL(0x0)
553#define ID_AA64MMFR0_EL1_TGRAN4_2_NOT_SUPPORTED UL(0x1)
554#define ID_AA64MMFR0_EL1_TGRAN4_2_SUPPORTED UL(0x2)
555#define ID_AA64MMFR0_EL1_TGRAN4_2_LPA2 UL(0x3)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000556
AlexeiFedorov537bee02023-02-02 13:38:23 +0000557#define ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT UL(32)
558#define ID_AA64MMFR0_EL1_TGRAN16_2_WIDTH UL(4)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000559#define ID_AA64MMFR0_EL1_TGRAN16_2_TGRAN16 UL(0x0)
560#define ID_AA64MMFR0_EL1_TGRAN16_2_NOT_SUPPORTED UL(0x1)
561#define ID_AA64MMFR0_EL1_TGRAN16_2_SUPPORTED UL(0x2)
562#define ID_AA64MMFR0_EL1_TGRAN16_2_LPA2 UL(0x3)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000563
AlexeiFedorov537bee02023-02-02 13:38:23 +0000564#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT UL(28)
565#define ID_AA64MMFR0_EL1_TGRAN4_WIDTH UL(4)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000566#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED UL(0x0)
567#define ID_AA64MMFR0_EL1_TGRAN4_LPA2 UL(0x1)
568#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED UL(0xf)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000569
570#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT UL(24)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000571#define ID_AA64MMFR0_EL1_TGRAN64_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000572#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED UL(0x0)
573#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED UL(0xf)
574
575#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT UL(20)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000576#define ID_AA64MMFR0_EL1_TGRAN16_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000577#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED UL(0x0)
578#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED UL(0x1)
579#define ID_AA64MMFR0_EL1_TGRAN16_LPA2 UL(0x2)
580
581/* RNDR definitions */
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000582#define ID_AA64ISAR0_EL1_RNDR_SHIFT UL(60)
583#define ID_AA64ISAR0_EL1_RNDR_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000584
585/* ID_AA64MMFR1_EL1 definitions */
586#define ID_AA64MMFR1_EL1_VMIDBits_SHIFT UL(4)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000587#define ID_AA64MMFR1_EL1_VMIDBits_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000588#define ID_AA64MMFR1_EL1_VMIDBits_8 UL(0)
589#define ID_AA64MMFR1_EL1_VMIDBits_16 UL(2)
590
Arunachalam Ganapathyf6491212023-02-23 16:04:34 +0000591/* SVE Feature ID register 0 */
592#define ID_AA64ZFR0_EL1 S3_0_C0_C4_4
593
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100594/* SME Feature ID register 0 */
595#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
596
AlexeiFedorovbe9209c2024-02-27 15:16:00 +0000597/* PAR_EL1 definitions */
598#define PAR_EL1_F_BIT (UL(1) << 0)
599
Soby Mathewb4c6df42022-11-09 11:13:29 +0000600/* HPFAR_EL2 definitions */
601#define HPFAR_EL2_FIPA_SHIFT 4
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100602#define HPFAR_EL2_FIPA_WIDTH U(40)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000603#define HPFAR_EL2_FIPA_OFFSET 8
604
605/* SPSR definitions */
606#define SPSR_EL2_MODE_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100607#define SPSR_EL2_MODE_WIDTH U(4)
608#define SPSR_EL2_MODE_EL0t INPLACE(SPSR_EL2_MODE, UL(0))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000609
610#define SPSR_EL2_MODE_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100611#define SPSR_EL2_MODE_WIDTH U(4)
612#define SPSR_EL2_MODE_EL1h INPLACE(SPSR_EL2_MODE, UL(5))
613#define SPSR_EL2_MODE_EL1t INPLACE(SPSR_EL2_MODE, UL(4))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000614
615/* FIXME: DAIF definitions are redundant here. Might need unification. */
616#define SPSR_EL2_nRW_SHIFT 4
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100617#define SPSR_EL2_nRW_WIDTH U(1)
618#define SPSR_EL2_nRW_AARCH64 INPLACE(SPSR_EL2_nRW, UL(0))
619#define SPSR_EL2_nRW_AARCH32 INPLACE(SPSR_EL2_nRW, UL(1))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000620
AlexeiFedorov537bee02023-02-02 13:38:23 +0000621#define SPSR_EL2_DAIF_SHIFT 6
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +0100622#define SPSR_EL2_DAIF_WIDTH U(4)
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100623#define SPSR_EL2_AIF_SHIFT U(6)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000624
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +0100625#define SPSR_EL2_BTYPE_SHIFT U(10)
626#define SPSR_EL2_BTYPE_WIDTH U(2)
627
628#define SPSR_EL2_NZCV_BITS_SHIFT U(28)
629#define SPSR_EL2_NZCV_BITS_WIDTH U(4)
630
AlexeiFedorov537bee02023-02-02 13:38:23 +0000631#define DAIF_FIQ_BIT (UL(1) << 0)
632#define DAIF_IRQ_BIT (UL(1) << 1)
633#define DAIF_ABT_BIT (UL(1) << 2)
634#define DAIF_DBG_BIT (UL(1) << 3)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000635
AlexeiFedorov537bee02023-02-02 13:38:23 +0000636#define SPSR_EL2_F_BIT (UL(1) << 6)
637#define SPSR_EL2_I_BIT (UL(1) << 7)
638#define SPSR_EL2_A_BIT (UL(1) << 8)
639#define SPSR_EL2_D_BIT (UL(1) << 9)
640#define SPSR_EL2_SSBS_BIT (UL(1) << 12)
641#define SPSR_EL2_ALLINT_BIT (UL(1) << 13)
642#define SPSR_EL2_IL_BIT (UL(1) << 20)
643#define SPSR_EL2_SS_BIT (UL(1) << 21)
644#define SPSR_EL2_PAN_BIT (UL(1) << 22)
645#define SPSR_EL2_UAO_BIT (UL(1) << 23)
646#define SPSR_EL2_DIT_BIT (UL(1) << 24)
647#define SPSR_EL2_TCO_BIT (UL(1) << 25)
648#define SPSR_EL2_V_BIT (UL(1) << 28)
649#define SPSR_EL2_C_BIT (UL(1) << 29)
650#define SPSR_EL2_Z_BIT (UL(1) << 30)
651#define SPSR_EL2_N_BIT (UL(1) << 31)
652#define SPSR_EL2_PM_BIT (UL(1) << 32)
653#define SPSR_EL2_PPEND_BIT (UL(1) << 33)
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +0100654#define SPSR_EL2_EXLOCK_BIT (UL(1) << 34)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000655
Arunachalam Ganapathy4f601e72023-05-22 11:49:29 +0100656/* Floating point control and status register */
657#define FPCR S3_3_C4_C4_0
658#define FPSR S3_3_C4_C4_1
659
Arunachalam Ganapathyf6491212023-02-23 16:04:34 +0000660/* SVE Control Register */
661#define ZCR_EL2 S3_4_C1_C2_0
Arunachalam Ganapathy2b456582023-05-19 11:56:44 +0100662#define ZCR_EL2_LEN_SHIFT UL(0)
663#define ZCR_EL2_LEN_WIDTH UL(4)
Arunachalam Ganapathyf6491212023-02-23 16:04:34 +0000664
Arunachalam Ganapathy4f601e72023-05-22 11:49:29 +0100665#define ZCR_EL12 S3_5_C1_C2_0
666
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100667/* SME Control Register */
668#define SMCR_EL2 S3_4_C1_C2_6
669#define SMCR_EL2_LEN_SHIFT UL(0)
670#define SMCR_EL2_LEN_WIDTH UL(4)
671/*
672 * SMCR_EL2_RAZ_LEN is defined to find the architecturally permitted SVL. This
673 * is a combination of RAZ and LEN bit fields.
674 */
675#define SMCR_EL2_RAZ_LEN_SHIFT UL(0)
676#define SMCR_EL2_RAZ_LEN_WIDTH UL(9)
677#define SMCR_EL2_EZT0_BIT (UL(1) << 30)
678#define SMCR_EL2_FA64_BIT (UL(1) << 31)
679
680/* Streaming Vector Control register */
681#define SVCR S3_3_C4_C2_2
682#define SVCR_SM_BIT (UL(1) << 0)
683#define SVCR_ZA_BIT (UL(1) << 1)
684
Soby Mathewb4c6df42022-11-09 11:13:29 +0000685/* VTCR definitions */
686#define VTCR_T0SZ_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100687#define VTCR_T0SZ_WIDTH U(6)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000688
689#define VTCR_SL0_SHIFT 6
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100690#define VTCR_SL0_WIDTH U(2)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000691
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100692#define VTCR_SL0_4K_L2 INPLACE(VTCR_SL0, UL(0))
693#define VTCR_SL0_4K_L1 INPLACE(VTCR_SL0, UL(1))
694#define VTCR_SL0_4K_L0 INPLACE(VTCR_SL0, UL(2))
695#define VTCR_SL0_4K_L3 INPLACE(VTCR_SL0, UL(3))
Javier Almansa Sobrinof6fff692024-02-02 17:13:57 +0000696#define VTCR_SL0_4K_LM1 VTCR_SL0_4K_L2
697
698#define VTCR_SL2_SHIFT 33
699#define VTCR_SL2_WIDTH U(1)
700#define VCTR_SL2_4K_LM1 INPLACE(VTCR_SL2, UL(1))
701
702#define VTCR_DS_SHIFT 32
703#define VTCR_DS_WIDTH U(1)
704#define VTCR_DS_52BIT INPLACE(VTCR_DS, UL(1))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000705
706#define VTCR_IRGN0_SHIFT 8
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100707#define VTCR_IRGN0_WIDTH U(2)
708#define VTCR_IRGN0_WBRAWA INPLACE(VTCR_IRGN0, UL(1))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000709
710#define VTCR_ORGN0_SHIFT 10
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100711#define VTCR_ORGN0_WIDTH U(2)
712#define VTCR_ORGN0_WBRAWA INPLACE(VTCR_ORGN0, UL(1))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000713
714#define VTCR_SH0_SHIFT 12
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100715#define VTCR_SH0_WIDTH U(2)
716#define VTCR_SH0_IS INPLACE(VTCR_SH0, UL(3))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000717
718#define VTCR_TG0_SHIFT 14
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100719#define VTCR_TG0_WIDTH U(2)
720#define VTCR_TG0_4K INPLACE(VTCR_TG0, UL(0))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000721
722#define VTCR_PS_SHIFT 16
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100723#define VTCR_PS_WIDTH U(3)
Mathieu Poirier6752efa2024-09-24 11:53:59 -0600724#define VTCR_PS_32 INPLACE(VTCR_PS, UL(0))
725#define VTCR_PS_36 INPLACE(VTCR_PS, UL(1))
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100726#define VTCR_PS_40 INPLACE(VTCR_PS, UL(2))
Mathieu Poirier6752efa2024-09-24 11:53:59 -0600727#define VTCR_PS_42 INPLACE(VTCR_PS, UL(3))
728#define VTCR_PS_44 INPLACE(VTCR_PS, UL(4))
729#define VTCR_PS_48 INPLACE(VTCR_PS, UL(5))
730#define VTCR_PS_52 INPLACE(VTCR_PS, UL(6))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000731
732#define VTCR_VS (UL(1) << 19)
733#define VTCR_NSA (UL(1) << 30)
734#define VTCR_RES1 (UL(1) << 31)
735
736#define VTCR_FLAGS ( \
737 VTCR_IRGN0_WBRAWA | /* PTW inner cache attr. is WB RAWA*/ \
738 VTCR_ORGN0_WBRAWA | /* PTW outer cache attr. is WB RAWA*/ \
739 VTCR_SH0_IS | /* PTW shareability attr. is Outer Sharable*/\
740 VTCR_TG0_4K | /* 4K granule size in non-secure PT*/ \
Soby Mathewb4c6df42022-11-09 11:13:29 +0000741 /* VS = 0 size(VMID) = 8 */ \
742 /* NSW = 0 non-secure s2 is made of secure pages*/ \
743 VTCR_NSA | /* non-secure IPA maps to non-secure PA */ \
744 VTCR_RES1 \
745 )
746
747
Soby Mathewb4c6df42022-11-09 11:13:29 +0000748/* PMCR_EL0 Definitions */
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000749#define PMCR_EL0_N_SHIFT 11
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100750#define PMCR_EL0_N_WIDTH U(5)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000751#define PMCR_EL0_LC_BIT (UL(1) << 6)
752#define PMCR_EL0_DP_BIT (UL(1) << 5)
753#define PMCR_EL0_C_BIT (UL(1) << 2)
754#define PMCR_EL0_P_BIT (UL(1) << 1)
755#define PMCR_EL0_E_BIT (UL(1) << 0)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000756
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000757#define PMCR_EL0_INIT (PMCR_EL0_LC_BIT | PMCR_EL0_DP_BIT)
758#define PMCR_EL0_INIT_RESET (PMCR_EL0_INIT | PMCR_EL0_C_BIT | \
759 PMCR_EL0_P_BIT)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000760
AlexeiFedorov862f96c2024-03-01 16:26:48 +0000761/* DCZID_EL0 Definitions */
762#define DCZID_EL0_BS_SHIFT 0
763#define DCZID_EL0_BS_WIDTH U(4)
764#define DCZID_EL0_DZP_BIT (UL(1) << 4)
765
Soby Mathewb4c6df42022-11-09 11:13:29 +0000766/* MDSCR_EL1 Definitions */
AlexeiFedorov537bee02023-02-02 13:38:23 +0000767#define MDSCR_EL1_TDCC_BIT (UL(1) << 12)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000768
769/* SCTLR register definitions */
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600770#define SCTLR_ELx_RES1_BIT ((UL(1) << 22) /* TODO: ARMv8.5-CSEH, otherwise RES1 */ | \
771 (UL(1) << 11) /* TODO: ARMv8.5-CSEH, otherwise RES1 */)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000772
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600773#define SCTLR_ELx_M_BIT (UL(1) << 0)
AlexeiFedorovbb01b422023-10-24 17:00:50 +0100774#define SCTLR_ELx_A_BIT (UL(1) << 1)
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600775#define SCTLR_ELx_C_BIT (UL(1) << 2)
776#define SCTLR_ELx_SA_BIT (UL(1) << 3)
777#define SCTLR_ELx_SA0_BIT (UL(1) << 4)
778#define SCTLR_ELx_CP15BEN_BIT (UL(1) << 5)
779#define SCTLR_ELx_nAA_BIT (UL(1) << 6)
780#define SCTLR_ELx_SED_BIT (UL(1) << 8)
781#define SCTLR_ELx_EOS_BIT (UL(1) << 11)
782#define SCTLR_ELx_I_BIT (UL(1) << 12)
783#define SCTLR_ELx_DZE_BIT (UL(1) << 14)
784#define SCTLR_ELx_UCT_BIT (UL(1) << 15)
785#define SCTLR_ELx_nTWI_BIT (UL(1) << 16)
786#define SCTLR_ELx_nTWE_BIT (UL(1) << 18)
787#define SCTLR_ELx_WXN_BIT (UL(1) << 19)
788#define SCTLR_ELx_TSCXT_BIT (UL(1) << 20)
789#define SCTLR_ELx_EIS_BIT (UL(1) << 22)
790#define SCTLR_ELx_SPAN_BIT (UL(1) << 23)
791#define SCTLR_ELx_EE_BIT (UL(1) << 25)
792#define SCTLR_ELx_UCI_BIT (UL(1) << 26)
793#define SCTLR_ELx_nTLSMD_BIT (UL(1) << 28)
794#define SCTLR_ELx_LSMAOE_BIT (UL(1) << 29)
795#define SCTLR_ELx_EnIA_BIT (UL(1) << 31)
Shruti Guptaa4cb2a22023-05-23 14:55:49 +0100796#define SCTLR_ELx_BT0_BIT (UL(1) << 35)
797#define SCTLR_ELx_BT1_BIT (UL(1) << 36)
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +0100798#define SCTLR_ELx_DSSBS_BIT (UL(1) << 44)
799#define SCTLR_ELx_SPINTMASK_BIT (UL(1) << 62)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000800
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600801#define SCTLR_EL1_FLAGS (SCTLR_ELx_SPAN_BIT | SCTLR_ELx_EIS_BIT | SCTLR_ELx_nTWE_BIT | \
802 SCTLR_ELx_nTWI_BIT | SCTLR_ELx_EOS_BIT | SCTLR_ELx_nAA_BIT | \
803 SCTLR_ELx_CP15BEN_BIT | SCTLR_ELx_SA0_BIT | SCTLR_ELx_SA_BIT)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000804
AlexeiFedorovbb01b422023-10-24 17:00:50 +0100805#define SCTLR_EL2_BITS (SCTLR_ELx_C_BIT /* Data accesses are cacheable
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600806 * as per translation tables */ | \
807 /* SCTLR_EL2_M = 0 (MMU disabled) */ \
808 /* SCTLR_EL2_A = 0
809 * (No alignment checks) */ \
810 SCTLR_ELx_SA_BIT /* SP aligned at EL2 */ | \
811 SCTLR_ELx_SA0_BIT /* SP Alignment check enable for EL0 */ \
812 /* SCTLR_EL2_CP15BEN = 0 (EL0 using AArch32:
813 * EL0 execution of the CP15DMB, CP15DSB,
814 * and CP15ISB instructions is
815 * UNDEFINED. */ \
816 /* SCTLR_EL2_NAA = 0 (unaligned MA fault
817 * at EL2 and EL0) */ \
818 /* SCTLR_EL2_ITD = 0 (A32 Only) */ | \
819 SCTLR_ELx_SED_BIT /* A32 Only, RES1 for non-A32 systems */ \
820 /* SCTLR_EL2_EOS TODO: ARMv8.5-CSEH,
821 * otherwise RES1 */ | \
822 SCTLR_ELx_I_BIT /* I$ is ON for EL2 and EL0 */ | \
823 SCTLR_ELx_DZE_BIT /* Do not trap DC ZVA */ | \
824 SCTLR_ELx_UCT_BIT /* Allow EL0 access to CTR_EL0 */ | \
825 SCTLR_ELx_nTWI_BIT /* Don't trap WFI from EL0 to EL2 */ | \
826 SCTLR_ELx_nTWE_BIT /* Don't trap WFE from EL0 to EL2 */ | \
827 SCTLR_ELx_WXN_BIT /* W implies XN */ | \
828 SCTLR_ELx_TSCXT_BIT /* Trap EL0 accesss to SCXTNUM_EL0 */ | \
829 /* SCTLR_EL2_EIS EL2 exception is context
830 * synchronizing
831 */ \
832 SCTLR_ELx_RES1_BIT | \
833 /* SCTLR_EL2_SPAN = 0 (Set PSTATE.PAN = 1 on
834 * exceptions to EL2)) */ \
835 SCTLR_ELx_UCI_BIT /* Allow cache maintenance
836 * instructions at EL0 */ | \
837 SCTLR_ELx_nTLSMD_BIT /* A32/T32 only */ | \
838 SCTLR_ELx_LSMAOE_BIT /* A32/T32 only */)
839
AlexeiFedorovbb01b422023-10-24 17:00:50 +0100840#ifdef RMM_FPU_USE_AT_REL2
841#define SCTLR_EL2_INIT SCTLR_EL2_BITS
842#else
843#define SCTLR_EL2_INIT (SCTLR_EL2_BITS | \
844 SCTLR_ELx_A_BIT /* Alignment fault check enable */)
845#endif
846
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600847#define SCTLR_EL2_RUNTIME (SCTLR_EL2_INIT | \
848 SCTLR_ELx_M_BIT /* MMU enabled */)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000849
Javier Almansa Sobrinocfd32542024-10-09 19:38:56 +0100850/* SCTLR2_ELx Register definitions */
851#define SCTLR2_ELx_NMEA_BIT (UL(1) << 2)
852#define SCTLR2_ELx_EnADERR_BIT (UL(1) << 3)
853#define SCTLR2_ELx_EnANERR_BIT (UL(1) << 4)
854#define SCTLR2_ELx_EASE_BIT (UL(1) << 5)
855#define SCTLR2_ELx_EnIDCP128_BIT (UL(1) << 6)
856
Arunachalam Ganapathy9ade18b2023-06-12 14:07:21 +0100857/* RMM sets HCR_EL2.E2H to 1. CPTR_EL2 definitions when HCR_EL2.E2H == 1 */
858#define CPTR_EL2_VHE_TTA (UL(1) << 28)
859#define CPTR_EL2_VHE_TAM (UL(1) << 30)
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100860
Arunachalam Ganapathy9ade18b2023-06-12 14:07:21 +0100861#define CPTR_EL2_VHE_FPEN_SHIFT UL(20)
862#define CPTR_EL2_VHE_FPEN_WIDTH UL(2)
863#define CPTR_EL2_VHE_FPEN_TRAP_ALL_00 UL(0)
864#define CPTR_EL2_VHE_FPEN_TRAP_TGE_01 UL(1)
865#define CPTR_EL2_VHE_FPEN_TRAP_ALL_10 UL(2)
866#define CPTR_EL2_VHE_FPEN_NO_TRAP_11 UL(3)
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100867
Arunachalam Ganapathy9ade18b2023-06-12 14:07:21 +0100868#define CPTR_EL2_VHE_ZEN_SHIFT UL(16)
869#define CPTR_EL2_VHE_ZEN_WIDTH UL(2)
870#define CPTR_EL2_VHE_ZEN_TRAP_ALL_00 UL(0x0)
871#define CPTR_EL2_VHE_ZEN_NO_TRAP_11 UL(0x3)
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100872
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100873#define CPTR_EL2_VHE_SMEN_SHIFT UL(24)
874#define CPTR_EL2_VHE_SMEN_WIDTH UL(2)
875#define CPTR_EL2_VHE_SMEN_TRAP_ALL_00 UL(0x0)
876#define CPTR_EL2_VHE_SMEN_NO_TRAP_11 UL(0x3)
877
Arunachalam Ganapathyddccbae2023-10-03 11:29:42 +0100878#define CPTR_EL2_VHE_SIMD_MASK (MASK(CPTR_EL2_VHE_FPEN) | \
879 MASK(CPTR_EL2_VHE_ZEN) | \
880 MASK(CPTR_EL2_VHE_SMEN))
881
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100882/* Trap all AMU, trace, FPU, SVE, SME accesses */
Arunachalam Ganapathy9ade18b2023-06-12 14:07:21 +0100883#define CPTR_EL2_VHE_INIT ((CPTR_EL2_VHE_ZEN_TRAP_ALL_00 << \
884 CPTR_EL2_VHE_ZEN_SHIFT) | \
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100885 (CPTR_EL2_VHE_SMEN_TRAP_ALL_00 << \
886 CPTR_EL2_VHE_SMEN_SHIFT) | \
Arunachalam Ganapathy9ade18b2023-06-12 14:07:21 +0100887 (CPTR_EL2_VHE_FPEN_TRAP_ALL_00 << \
888 CPTR_EL2_VHE_FPEN_SHIFT) | \
889 CPTR_EL2_VHE_TTA | \
890 CPTR_EL2_VHE_TAM)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000891
892/* MDCR_EL2 definitions */
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000893#define MDCR_EL2_HPMFZS (UL(1) << 36)
894#define MDCR_EL2_HPMFZO (UL(1) << 29)
895#define MDCR_EL2_MTPME (UL(1) << 28)
896#define MDCR_EL2_TDCC (UL(1) << 27)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000897#define MDCR_EL2_HLP (UL(1) << 26)
898#define MDCR_EL2_HCCD (UL(1) << 23)
899#define MDCR_EL2_TTRF (UL(1) << 19)
900#define MDCR_EL2_HPMD (UL(1) << 17)
901#define MDCR_EL2_TPMS (UL(1) << 14)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000902#define MDCR_EL2_E2PB(x) ((x) << 12)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000903#define MDCR_EL2_E2PB_EL1 UL(3)
904#define MDCR_EL2_TDRA_BIT (UL(1) << 11)
905#define MDCR_EL2_TDOSA_BIT (UL(1) << 10)
906#define MDCR_EL2_TDA_BIT (UL(1) << 9)
907#define MDCR_EL2_TDE_BIT (UL(1) << 8)
908#define MDCR_EL2_HPME_BIT (UL(1) << 7)
909#define MDCR_EL2_TPM_BIT (UL(1) << 6)
910#define MDCR_EL2_TPMCR_BIT (UL(1) << 5)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000911
912#define MDCR_EL2_HPMN_SHIFT UL(0)
913#define MDCR_EL2_HPMN_WIDTH UL(5)
914
915#define MDCR_EL2_INIT (MDCR_EL2_MTPME | \
916 MDCR_EL2_HCCD | \
917 MDCR_EL2_HPMD | \
918 MDCR_EL2_TDA_BIT | \
919 MDCR_EL2_TPM_BIT | \
920 MDCR_EL2_TPMCR_BIT)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000921
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600922/* Armv8.3 Pointer Authentication Registers */
923#define APIAKeyLo_EL1 S3_0_C2_C1_0
924#define APIAKeyHi_EL1 S3_0_C2_C1_1
925#define APIBKeyLo_EL1 S3_0_C2_C1_2
926#define APIBKeyHi_EL1 S3_0_C2_C1_3
927#define APDAKeyLo_EL1 S3_0_C2_C2_0
928#define APDAKeyHi_EL1 S3_0_C2_C2_1
929#define APDBKeyLo_EL1 S3_0_C2_C2_2
930#define APDBKeyHi_EL1 S3_0_C2_C2_3
931#define APGAKeyLo_EL1 S3_0_C2_C3_0
932#define APGAKeyHi_EL1 S3_0_C2_C3_1
933
AlexeiFedorov887a8aa2024-09-11 16:22:20 +0100934/*
935 * MPIDR_EL1 definitions
936 * 'MPIDR_EL1_AFF<n>_VAL_SHIFT' constants specify the right shift
937 * for affinity field <n> that gives the field's actual value.
938 */
Soby Mathewb4c6df42022-11-09 11:13:29 +0000939
AlexeiFedorov887a8aa2024-09-11 16:22:20 +0100940/* Aff0[3:0] - Affinity level 0
941 * For compatibility with GICv3 only Aff0[3:0] field is used,
942 * and Aff0[7:4] of MPIDR_EL1 value is RES0 to match RmiRecMpidr.
943 */
944#define MPIDR_EL1_AFF0_SHIFT U(0)
945#define MPIDR_EL1_AFF0_WIDTH U(4)
946#define MPIDR_EL1_AFF0_VAL_SHIFT U(0)
947
948/* Aff1[15:8] - Affinity level 1 */
949#define MPIDR_EL1_AFF1_SHIFT U(8)
950#define MPIDR_EL1_AFF1_WIDTH U(8)
951#define MPIDR_EL1_AFF1_VAL_SHIFT U(4)
952
953/* Aff2[23:16] - Affinity level 2 */
954#define MPIDR_EL1_AFF2_SHIFT U(16)
955#define MPIDR_EL1_AFF2_WIDTH U(8)
956#define MPIDR_EL1_AFF2_VAL_SHIFT U(4)
957
958/* Aff3[39:32] - Affinity level 3 */
959#define MPIDR_EL1_AFF3_SHIFT U(32)
960#define MPIDR_EL1_AFF3_WIDTH U(8)
961#define MPIDR_EL1_AFF3_VAL_SHIFT U(12)
962
963/*
964 * Extract the value of MPIDR_EL1.Aff<n> register field shifted right
965 * so it can be evaluated directly.
966 */
967#define MPIDR_EL1_AFF(n, reg) \
968 (((reg) & MASK(MPIDR_EL1_AFF##n)) >> MPIDR_EL1_AFF##n##_VAL_SHIFT)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000969
970/*
971 * RmiRecMpidr type definitions.
972 *
AlexeiFedorov887a8aa2024-09-11 16:22:20 +0100973 * 'RMI_MPIDR_AFF<n>_VAL_SHIFT' constants specify the right shift
Soby Mathewb4c6df42022-11-09 11:13:29 +0000974 * for affinity field <n> that gives the field's actual value.
975 *
976 * Aff0[3:0] - Affinity level 0
977 * For compatibility with GICv3 only Aff0[3:0] field is used,
978 * and Aff0[7:4] of a REC MPIDR value is RES0.
979 */
AlexeiFedorov887a8aa2024-09-11 16:22:20 +0100980#define RMI_MPIDR_AFF0_SHIFT U(0)
981#define RMI_MPIDR_AFF0_WIDTH U(4)
982#define RMI_MPIDR_AFF0_VAL_SHIFT U(0)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000983
984/* Aff1[15:8] - Affinity level 1 */
AlexeiFedorov887a8aa2024-09-11 16:22:20 +0100985#define RMI_MPIDR_AFF1_SHIFT U(8)
986#define RMI_MPIDR_AFF1_WIDTH U(8)
987#define RMI_MPIDR_AFF1_VAL_SHIFT U(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000988
989/* Aff2[23:16] - Affinity level 2 */
AlexeiFedorov887a8aa2024-09-11 16:22:20 +0100990#define RMI_MPIDR_AFF2_SHIFT U(16)
991#define RMI_MPIDR_AFF2_WIDTH U(8)
992#define RMI_MPIDR_AFF2_VAL_SHIFT U(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000993
AlexeiFedorov887a8aa2024-09-11 16:22:20 +0100994/* Aff3[31:24] - Affinity level 3 */
995#define RMI_MPIDR_AFF3_SHIFT U(24)
996#define RMI_MPIDR_AFF3_WIDTH U(8)
997#define RMI_MPIDR_AFF3_VAL_SHIFT U(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000998
999/*
AlexeiFedorov887a8aa2024-09-11 16:22:20 +01001000 * Extract the value of RmiRecMpidr.Aff<n> field shifted right
Soby Mathewb4c6df42022-11-09 11:13:29 +00001001 * so it can be evaluated directly.
1002 */
AlexeiFedorov887a8aa2024-09-11 16:22:20 +01001003#define RMI_MPIDR_AFF(n, val) \
1004 (((val) & MASK(RMI_MPIDR_AFF##n)) >> RMI_MPIDR_AFF##n##_VAL_SHIFT)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001005
AlexeiFedorov887a8aa2024-09-11 16:22:20 +01001006/* VMPIDR bit [31] = RES1 */
1007#define VMPIDR_EL2_RES1 (UL(1) << 31)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001008
1009/* ICC_SRE_EL2 defintions */
1010#define ICC_SRE_EL2_ENABLE (UL(1) << 3) /* Enable lower EL access to ICC_SRE_EL1 */
1011#define ICC_SRE_EL2_DIB (UL(1) << 2) /* Disable IRQ bypass */
1012#define ICC_SRE_EL2_DFB (UL(1) << 1) /* Disable FIQ bypass */
1013#define ICC_SRE_EL2_SRE (UL(1) << 0) /* Enable sysreg access */
1014
AlexeiFedorov537bee02023-02-02 13:38:23 +00001015#define ICC_SRE_EL2_INIT (ICC_SRE_EL2_ENABLE | ICC_SRE_EL2_DIB | \
Soby Mathewb4c6df42022-11-09 11:13:29 +00001016 ICC_SRE_EL2_DFB | ICC_SRE_EL2_SRE)
1017
1018/* MPAM definitions */
1019#define MPAM2_EL2_INIT 0x0
1020#define MPAMHCR_EL2_INIT 0x0
1021
1022#define PMSCR_EL2_INIT 0x0
1023
1024#define SYSREG_ESR(op0, op1, crn, crm, op2) \
AlexeiFedorov13b86dd2023-08-29 10:38:09 +01001025 ((UL(op0) << ESR_EL2_SYSREG_TRAP_OP0_SHIFT) | \
1026 (UL(op1) << ESR_EL2_SYSREG_TRAP_OP1_SHIFT) | \
1027 (UL(crn) << ESR_EL2_SYSREG_TRAP_CRN_SHIFT) | \
1028 (UL(crm) << ESR_EL2_SYSREG_TRAP_CRM_SHIFT) | \
1029 (UL(op2) << ESR_EL2_SYSREG_TRAP_OP2_SHIFT))
Soby Mathewb4c6df42022-11-09 11:13:29 +00001030
1031#define ESR_EL2_SYSREG_MASK SYSREG_ESR(3, 7, 15, 15, 7)
1032
1033#define ESR_EL2_SYSREG_ID_MASK SYSREG_ESR(3, 7, 15, 0, 0)
1034#define ESR_EL2_SYSREG_ID SYSREG_ESR(3, 0, 0, 0, 0)
1035
1036#define ESR_EL2_SYSREG_ID_AA64PFR0_EL1 SYSREG_ESR(3, 0, 0, 4, 0)
1037#define ESR_EL2_SYSREG_ID_AA64PFR1_EL1 SYSREG_ESR(3, 0, 0, 4, 1)
1038#define ESR_EL2_SYSREG_ID_AA64ZFR0_EL1 SYSREG_ESR(3, 0, 0, 4, 4)
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +01001039#define ESR_EL2_SYSREG_ID_AA64SMFR0_EL1 SYSREG_ESR(3, 0, 0, 4, 5)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001040
1041#define ESR_EL2_SYSREG_ID_AA64DFR0_EL1 SYSREG_ESR(3, 0, 0, 5, 0)
1042#define ESR_EL2_SYSREG_ID_AA64DFR1_EL1 SYSREG_ESR(3, 0, 0, 5, 1)
1043
1044#define ESR_EL2_SYSREG_ID_AA64AFR0_EL1 SYSREG_ESR(3, 0, 0, 5, 4)
1045#define ESR_EL2_SYSREG_ID_AA64AFR1_EL1 SYSREG_ESR(3, 0, 0, 5, 5)
1046
1047#define ESR_EL2_SYSREG_ID_AA64ISAR0_EL1 SYSREG_ESR(3, 0, 0, 6, 0)
1048#define ESR_EL2_SYSREG_ID_AA64ISAR1_EL1 SYSREG_ESR(3, 0, 0, 6, 1)
1049
1050#define ESR_EL2_SYSREG_ID_AA64MMFR0_EL1 SYSREG_ESR(3, 0, 0, 7, 0)
1051#define ESR_EL2_SYSREG_ID_AA64MMFR1_EL1 SYSREG_ESR(3, 0, 0, 7, 1)
1052#define ESR_EL2_SYSREG_ID_AA64MMFR2_EL1 SYSREG_ESR(3, 0, 0, 7, 2)
1053
AlexeiFedorov7bb7a702023-01-17 17:04:14 +00001054/* ID_AA64ISAR1_EL1 definitions */
1055#define ID_AA64ISAR1_EL1_GPI_SHIFT UL(28)
1056#define ID_AA64ISAR1_EL1_GPI_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +00001057
1058#define ID_AA64ISAR1_EL1_GPA_SHIFT UL(24)
1059#define ID_AA64ISAR1_EL1_GPA_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +00001060
1061#define ID_AA64ISAR1_EL1_API_SHIFT UL(8)
1062#define ID_AA64ISAR1_EL1_API_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +00001063
1064#define ID_AA64ISAR1_EL1_APA_SHIFT UL(4)
1065#define ID_AA64ISAR1_EL1_APA_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001066
1067#define ESR_EL2_SYSREG_TIMERS_MASK SYSREG_ESR(3, 3, 15, 12, 0)
1068#define ESR_EL2_SYSREG_TIMERS SYSREG_ESR(3, 3, 14, 0, 0)
1069
1070#define ESR_EL2_SYSREG_TIMER_CNTP_TVAL_EL0 SYSREG_ESR(3, 3, 14, 2, 0)
1071#define ESR_EL2_SYSREG_TIMER_CNTP_CTL_EL0 SYSREG_ESR(3, 3, 14, 2, 1)
1072#define ESR_EL2_SYSREG_TIMER_CNTP_CVAL_EL0 SYSREG_ESR(3, 3, 14, 2, 2)
1073#define ESR_EL2_SYSREG_TIMER_CNTV_TVAL_EL0 SYSREG_ESR(3, 3, 14, 3, 0)
1074#define ESR_EL2_SYSREG_TIMER_CNTV_CTL_EL0 SYSREG_ESR(3, 3, 14, 3, 1)
1075#define ESR_EL2_SYSREG_TIMER_CNTV_CVAL_EL0 SYSREG_ESR(3, 3, 14, 3, 2)
1076
1077#define ESR_EL2_SYSREG_ICC_PMR_EL1 SYSREG_ESR(3, 0, 4, 6, 0)
1078
1079/*
1080 * GIC system registers encoding mask for registers from
1081 * ICC_IAR0_EL1(3, 0, 12, 8, 0) to ICC_IGRPEN1_EL1(3, 0, 12, 12, 7).
1082 */
1083#define ESR_EL2_SYSREG_ICC_EL1_MASK SYSREG_ESR(3, 3, 15, 8, 0)
1084#define ESR_EL2_SYSREG_ICC_EL1 SYSREG_ESR(3, 0, 12, 8, 0)
1085
1086#define ESR_EL2_SYSREG_ICC_DIR SYSREG_ESR(3, 0, 12, 11, 1)
1087#define ESR_EL2_SYSREG_ICC_SGI1R_EL1 SYSREG_ESR(3, 0, 12, 11, 5)
1088#define ESR_EL2_SYSREG_ICC_SGI0R_EL1 SYSREG_ESR(3, 0, 12, 11, 7)
1089
1090#define ESR_EL2_SYSREG_DIRECTION (UL(1) << 0)
AlexeiFedorov13b86dd2023-08-29 10:38:09 +01001091#define ESR_EL2_SYSREG_IS_WRITE(esr) (((esr) & ESR_EL2_SYSREG_DIRECTION) == 0UL)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001092
AlexeiFedorov537bee02023-02-02 13:38:23 +00001093#define ESR_IL(esr) ((esr) & MASK(ESR_EL2_IL))
Soby Mathewb4c6df42022-11-09 11:13:29 +00001094
AlexeiFedorovfeaef162022-12-23 16:59:51 +00001095#define ESR_EL2_SYSREG_ISS_RT(esr) EXTRACT(ESR_EL2_SYSREG_TRAP_RT, esr)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001096
AlexeiFedorov93f5ec52023-08-31 14:26:53 +01001097#define ICC_HPPIR1_EL1_INTID_SHIFT UL(0)
1098#define ICC_HPPIR1_EL1_INTID_WIDTH UL(24)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001099
1100#define CNTHCTL_EL2_EL0PCTEN (UL(1) << UL(0))
1101#define CNTHCTL_EL2_EL0VCTEN (UL(1) << UL(1))
1102#define CNTHCTL_EL2_EL1PCTEN (UL(1) << 10)
1103#define CNTHCTL_EL2_EL1PTEN (UL(1) << 11)
1104#define CNTHCTL_EL2_EL1TVT (UL(1) << 13)
1105#define CNTHCTL_EL2_EL1TVCT (UL(1) << 14)
1106#define CNTHCTL_EL2_CNTVMASK (UL(1) << 18)
1107#define CNTHCTL_EL2_CNTPMASK (UL(1) << 19)
1108
1109#define CNTHCTL_EL2_INIT (CNTHCTL_EL2_EL0VCTEN | CNTHCTL_EL2_EL0PCTEN)
1110
1111#define CNTHCTL_EL2_NO_TRAPS (CNTHCTL_EL2_EL1PCTEN | \
1112 CNTHCTL_EL2_EL1PTEN)
1113
1114#define CNTx_CTL_ENABLE (UL(1) << 0)
1115#define CNTx_CTL_IMASK (UL(1) << 1)
1116#define CNTx_CTL_ISTATUS (UL(1) << 2)
1117
1118/*******************************************************************************
1119 * Definitions of register offsets, fields and macros for CPU system
1120 * instructions.
1121 ******************************************************************************/
1122
1123#define TLBI_ADDR_SHIFT U(12)
AlexeiFedorov1ba649f2023-10-19 13:56:02 +01001124#define TLBI_ADDR_MASK UL(0x0FFFFFFFFFFF)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001125#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
1126
1127/* ID_AA64MMFR2_EL1 definitions */
AlexeiFedorov537bee02023-02-02 13:38:23 +00001128#define ID_AA64MMFR2_EL1_ST_SHIFT UL(28)
1129#define ID_AA64MMFR2_EL1_ST_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001130
AlexeiFedorov537bee02023-02-02 13:38:23 +00001131#define ID_AA64MMFR2_EL1_CNP_SHIFT UL(0)
1132#define ID_AA64MMFR2_EL1_CNP_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001133
Javier Almansa Sobrinocfd32542024-10-09 19:38:56 +01001134/* ID_AA64MMFR3_EL1_definitions */
1135#define ID_AA64MMFR3 S3_0_C0_C7_3
1136#define ID_AA64MMFR3_EL1_SCTLRX_SHIFT UL(4)
1137#define ID_AA64MMFR3_EL1_SCTLRX_WIDTH UL(4)
1138
Soby Mathewb4c6df42022-11-09 11:13:29 +00001139/* Custom defined values to indicate the vector offset to exception handlers */
1140#define ARM_EXCEPTION_SYNC_LEL 0
1141#define ARM_EXCEPTION_IRQ_LEL 1
1142#define ARM_EXCEPTION_FIQ_LEL 2
1143#define ARM_EXCEPTION_SERROR_LEL 3
1144
AlexeiFedorov537bee02023-02-02 13:38:23 +00001145#define VBAR_CEL_SP_EL0_OFFSET 0x0
1146#define VBAR_CEL_SP_ELx_OFFSET 0x200
1147#define VBAR_LEL_AA64_OFFSET 0x400
1148#define VBAR_LEL_AA32_OFFSET 0x600
Soby Mathewb4c6df42022-11-09 11:13:29 +00001149
Javier Almansa Sobrinocfd32542024-10-09 19:38:56 +01001150/* SError vector offset from Sync exception vector */
1151#define VBAR_SERROR_OFFSET UL(0x180)
1152
AlexeiFedorov4c7d4852024-01-25 14:37:34 +00001153/* Stack Pointer selection */
1154#define MODE_SP_EL0 UL(0)
1155#define MODE_SP_ELX UL(1)
1156
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +01001157/*******************************************************************************
1158 * FEAT_GCS - Guarded Control Stack Registers
1159 ******************************************************************************/
1160#define ID_GCSCR_EL12 S3_5_C2_C5_0
1161#define GCSCR_EXLOCK_EN_BIT (UL(1) << 6)
1162
1163
Soby Mathewb4c6df42022-11-09 11:13:29 +00001164#endif /* ARCH_H */