blob: 83de1e8692a75d96338c98014b77d22a69f6282e [file] [log] [blame]
Oliver Swede536d9062019-11-11 11:11:06 +00001#
Daniel Boulby8d1fd9e2023-05-10 14:42:43 +01002# Copyright (c) 2021-2023, Arm Limited. All rights reserved.
Oliver Swede536d9062019-11-11 11:11:06 +00003#
4# SPDX-License-Identifier: BSD-3-Clause
5#
6
Chris Kay1fa05da2021-09-28 15:52:14 +01007include common/fdt_wrappers.mk
Andre Przywara670c66a2020-01-24 15:02:27 +00008include lib/libfdt/libfdt.mk
9
Oliver Swede536d9062019-11-11 11:11:06 +000010RESET_TO_BL31 := 1
11ifeq (${RESET_TO_BL31}, 0)
12$(error "This is a BL31-only port; RESET_TO_BL31 must be enabled")
13endif
14
Oliver Swedee726c752019-12-16 14:08:27 +000015ifeq (${ENABLE_PIE}, 1)
16override SEPARATE_CODE_AND_RODATA := 1
17endif
18
Oliver Swede536d9062019-11-11 11:11:06 +000019CTX_INCLUDE_AARCH32_REGS := 0
20ifeq (${CTX_INCLUDE_AARCH32_REGS}, 1)
21$(error "This is an AArch64-only port; CTX_INCLUDE_AARCH32_REGS must be disabled")
22endif
23
24ifeq (${TRUSTED_BOARD_BOOT}, 1)
25$(error "TRUSTED_BOARD_BOOT must be disabled")
26endif
27
Andre Przywarac5346ed2020-07-08 13:01:00 +010028PRELOADED_BL33_BASE := 0x80080000
Oliver Swede536d9062019-11-11 11:11:06 +000029
Andre Przywarac5346ed2020-07-08 13:01:00 +010030FPGA_PRELOADED_DTB_BASE := 0x80070000
Oliver Swede536d9062019-11-11 11:11:06 +000031$(eval $(call add_define,FPGA_PRELOADED_DTB_BASE))
Oliver Swede536d9062019-11-11 11:11:06 +000032
Andre Przywarafa30f732020-07-07 10:40:46 +010033FPGA_PRELOADED_CMD_LINE := 0x1000
34$(eval $(call add_define,FPGA_PRELOADED_CMD_LINE))
35
Tom Cosgroved810e302021-08-17 08:50:53 +010036ENABLE_AMU := 1
37
Oliver Swede536d9062019-11-11 11:11:06 +000038# Treating this as a memory-constrained port for now
39USE_COHERENT_MEM := 0
40
Oliver Swede4b5793c2020-01-15 10:20:09 +000041# This can be overridden depending on CPU(s) used in the FPGA image
Oliver Swede536d9062019-11-11 11:11:06 +000042HW_ASSISTED_COHERENCY := 1
43
Andre Przywara93bb7a02020-04-09 10:10:09 +010044PL011_GENERIC_UART := 1
45
Javier Almansa Sobrino1994e562020-08-20 18:48:09 +010046SUPPORT_UNKNOWN_MPID ?= 1
47
Oliver Swede4b5793c2020-01-15 10:20:09 +000048FPGA_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S
49
50# select a different set of CPU files, depending on whether we compile for
51# hardware assisted coherency cores or not
52ifeq (${HW_ASSISTED_COHERENCY}, 0)
53# Cores used without DSU
54 FPGA_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \
55 lib/cpus/aarch64/cortex_a53.S \
56 lib/cpus/aarch64/cortex_a57.S \
57 lib/cpus/aarch64/cortex_a72.S \
58 lib/cpus/aarch64/cortex_a73.S
59else
60# AArch64-only cores
Govindraj Rajab755a632023-06-23 11:09:31 -050061 FPGA_CPU_LIBS += lib/cpus/aarch64/cortex_a510.S \
Govindraj Raja52325492023-06-28 08:49:21 -050062 lib/cpus/aarch64/cortex_a520.S \
Govindraj Rajab755a632023-06-23 11:09:31 -050063 lib/cpus/aarch64/cortex_a715.S \
Govindraj Raja51bf80f2023-06-23 11:28:05 -050064 lib/cpus/aarch64/cortex_a720.S \
Govindraj Rajab755a632023-06-23 11:09:31 -050065 lib/cpus/aarch64/cortex_x3.S \
66 lib/cpus/aarch64/cortex_x4.S \
Daniel Boulby8d1fd9e2023-05-10 14:42:43 +010067 lib/cpus/aarch64/neoverse_n_common.S \
Govindraj Rajab755a632023-06-23 11:09:31 -050068 lib/cpus/aarch64/neoverse_n1.S \
69 lib/cpus/aarch64/neoverse_n2.S \
Govindraj Raja52325492023-06-28 08:49:21 -050070 lib/cpus/aarch64/neoverse_v1.S
Andre Przywara2c13ef92020-06-25 13:10:38 +010071
Oliver Swede4b5793c2020-01-15 10:20:09 +000072# AArch64/AArch32 cores
73 FPGA_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \
74 lib/cpus/aarch64/cortex_a75.S
75endif
Oliver Swede536d9062019-11-11 11:11:06 +000076
Javier Almansa Sobrino1994e562020-08-20 18:48:09 +010077ifeq (${SUPPORT_UNKNOWN_MPID}, 1)
78# Add support for unknown/invalid MPIDs (aarch64 only)
79$(eval $(call add_define,SUPPORT_UNKNOWN_MPID))
80 FPGA_CPU_LIBS += lib/cpus/aarch64/generic.S
81endif
82
Andre Przywarab4ad3652020-03-25 15:50:38 +000083# Allow detection of GIC-600
84GICV3_SUPPORT_GIC600 := 1
Manish Pandey3e588032020-04-03 18:59:20 +010085
Andre Przywarac69f8152021-05-18 15:53:05 +010086GIC_ENABLE_V4_EXTN := 1
87
Manish Pandey3e588032020-04-03 18:59:20 +010088# Include GICv3 driver files
89include drivers/arm/gic/v3/gicv3.mk
90
91FPGA_GIC_SOURCES := ${GICV3_SOURCES} \
Oliver Swede87762bc2019-12-03 14:08:21 +000092 plat/common/plat_gicv3.c \
93 plat/arm/board/arm_fpga/fpga_gicv3.c
Oliver Swede536d9062019-11-11 11:11:06 +000094
Andre Przywarab48883c2020-08-03 12:54:58 +010095FDT_SOURCES := fdts/arm_fpga.dts
96
Oliver Swede536d9062019-11-11 11:11:06 +000097PLAT_INCLUDES := -Iplat/arm/board/arm_fpga/include
98
99PLAT_BL_COMMON_SOURCES := plat/arm/board/arm_fpga/${ARCH}/fpga_helpers.S
100
Chris Kay1fa05da2021-09-28 15:52:14 +0100101BL31_SOURCES += common/fdt_fixup.c \
Andre Przywara670c66a2020-01-24 15:02:27 +0000102 drivers/delay_timer/delay_timer.c \
Oliver Swede536d9062019-11-11 11:11:06 +0000103 drivers/delay_timer/generic_delay_timer.c \
104 drivers/arm/pl011/${ARCH}/pl011_console.S \
105 plat/common/plat_psci_common.c \
106 plat/arm/board/arm_fpga/fpga_pm.c \
107 plat/arm/board/arm_fpga/fpga_topology.c \
108 plat/arm/board/arm_fpga/fpga_console.c \
109 plat/arm/board/arm_fpga/fpga_bl31_setup.c \
110 ${FPGA_CPU_LIBS} \
111 ${FPGA_GIC_SOURCES}
112
Chris Kay1fa05da2021-09-28 15:52:14 +0100113BL31_SOURCES += ${FDT_WRAPPERS_SOURCES}
114
Andre Przywara9d38a3e2021-10-07 14:19:12 +0100115$(eval $(call MAKE_S,$(BUILD_PLAT),plat/arm/board/arm_fpga/rom_trampoline.S,bl31))
116$(eval $(call MAKE_S,$(BUILD_PLAT),plat/arm/board/arm_fpga/kernel_trampoline.S,bl31))
117$(eval $(call MAKE_LD,$(BUILD_PLAT)/build_axf.ld,plat/arm/board/arm_fpga/build_axf.ld.S,bl31))
Andre Przywaraf45c6d82020-08-03 13:06:38 +0100118
Andre Przywarade9fdb92021-05-14 16:13:28 +0100119bl31.axf: bl31 dtbs ${BUILD_PLAT}/rom_trampoline.o ${BUILD_PLAT}/kernel_trampoline.o ${BUILD_PLAT}/build_axf.ld
Andre Przywara01301b12020-09-16 17:13:33 +0100120 $(ECHO) " LD $@"
Andre Przywara9177e4f2021-08-20 16:23:23 +0100121 $(Q)$(LD) -T ${BUILD_PLAT}/build_axf.ld -L ${BUILD_PLAT} --strip-debug -s -n -o ${BUILD_PLAT}/bl31.axf
Andre Przywara01301b12020-09-16 17:13:33 +0100122
123all: bl31.axf