blob: afd528de9d7d569cb2455be8a56051d060efe59b [file] [log] [blame]
Michal Simek0bf622d2022-09-19 14:04:55 +02001/*
2 * Copyright (c) 2022, Xilinx, Inc. All rights reserved.
Michal Simek27749652023-04-25 14:14:06 +02003 * Copyright (c) 2022, Advanced Micro Devices, Inc. All rights reserved.
Michal Simek0bf622d2022-09-19 14:04:55 +02004 *
5 * SPDX-License-Identifier: BSD-3-Clause
6 */
7
8/* Versal IPI management enums and defines */
9
10#ifndef PLAT_IPI_H
11#define PLAT_IPI_H
12
13#include <stdint.h>
14
15#include <ipi.h>
16
17/*********************************************************************
18 * IPI agent IDs macros
19 ********************************************************************/
20#define IPI_ID_PMC 1U
21#define IPI_ID_APU 2U
22#define IPI_ID_RPU0 3U
23#define IPI_ID_RPU1 4U
24#define IPI_ID_3 5U
25#define IPI_ID_4 6U
26#define IPI_ID_5 7U
27#define IPI_ID_MAX 8U
28
29/*********************************************************************
30 * IPI message buffers
31 ********************************************************************/
32#define IPI_BUFFER_BASEADDR (0xEB3F0000U)
33
34#define IPI_BUFFER_APU_BASE (IPI_BUFFER_BASEADDR + 0x400U)
35#define IPI_BUFFER_PMC_BASE (IPI_BUFFER_BASEADDR + 0x200U)
36
37#define IPI_BUFFER_TARGET_APU_OFFSET 0x80U
38#define IPI_BUFFER_TARGET_PMC_OFFSET 0x40U
39
Michal Simek0bf622d2022-09-19 14:04:55 +020040#define IPI_BUFFER_REMOTE_BASE IPI_BUFFER_PMC_BASE
41
42#define IPI_BUFFER_TARGET_LOCAL_OFFSET IPI_BUFFER_TARGET_APU_OFFSET
43#define IPI_BUFFER_TARGET_REMOTE_OFFSET IPI_BUFFER_TARGET_PMC_OFFSET
44
45#define IPI_BUFFER_MAX_WORDS 8
46
47#define IPI_BUFFER_REQ_OFFSET 0x0U
48#define IPI_BUFFER_RESP_OFFSET 0x20U
49
50/*********************************************************************
51 * Platform specific IPI API declarations
52 ********************************************************************/
53
54/* Configure IPI table for versal_net */
55void versal_net_ipi_config_table_init(void);
56
Michal Simekb2258ce2023-04-25 12:46:03 +020057/*******************************************************************************
58 * IPI registers and bitfields
59 ******************************************************************************/
60#define IPI0_REG_BASE (0xEB330000U)
61#define IPI0_TRIG_BIT (1 << 2)
62#define PMC_IPI_TRIG_BIT (1 << 1)
63#define IPI1_REG_BASE (0xEB340000U)
64#define IPI1_TRIG_BIT (1 << 3)
65#define IPI2_REG_BASE (0xEB350000U)
66#define IPI2_TRIG_BIT (1 << 4)
67#define IPI3_REG_BASE (0xEB360000U)
68#define IPI3_TRIG_BIT (1 << 5)
69#define IPI4_REG_BASE (0xEB370000U)
70#define IPI4_TRIG_BIT (1 << 6)
71#define IPI5_REG_BASE (0xEB380000U)
72#define IPI5_TRIG_BIT (1 << 7)
73
Michal Simek0bf622d2022-09-19 14:04:55 +020074#endif /* PLAT_IPI_H */