blob: a5c931c357715dc86d6c9ad7f97984cb04601450 [file] [log] [blame]
Usama Ariff5c58af2020-04-17 16:13:39 +01001/*
Boyan Karatotev638e4a92023-11-29 15:27:18 +00002 * Copyright (c) 2020-2024, Arm Limited and Contributors. All rights reserved.
Usama Ariff5c58af2020-04-17 16:13:39 +01003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8
9#include <libfdt.h>
Usama Arif6ec0c652021-04-09 17:07:41 +010010#include <tc_plat.h>
Usama Ariff5c58af2020-04-17 16:13:39 +010011
Manish V Badarkhea8778182023-10-18 14:11:45 +010012#include <arch_helpers.h>
Usama Ariff5c58af2020-04-17 16:13:39 +010013#include <common/bl_common.h>
14#include <common/debug.h>
15#include <drivers/arm/css/css_mhu_doorbell.h>
16#include <drivers/arm/css/scmi.h>
Madhukar Pappireddy28b2d862023-03-22 15:40:40 -050017#include <drivers/arm/sbsa.h>
Usama Arif34a87d72021-08-17 17:57:10 +010018#include <lib/fconf/fconf.h>
19#include <lib/fconf/fconf_dyn_cfg_getter.h>
Usama Ariff5c58af2020-04-17 16:13:39 +010020#include <plat/arm/common/plat_arm.h>
21#include <plat/common/platform.h>
22
Manish V Badarkhed2ce6aa2023-12-06 09:16:08 +000023#ifdef PLATFORM_TEST_TFM_TESTSUITE
Manish V Badarkhea8778182023-10-18 14:11:45 +010024#include <psa/crypto_platform.h>
25#include <psa/crypto_types.h>
26#include <psa/crypto_values.h>
Manish V Badarkhed2ce6aa2023-12-06 09:16:08 +000027#endif /* PLATFORM_TEST_TFM_TESTSUITE */
Manish V Badarkhea8778182023-10-18 14:11:45 +010028
29#ifdef PLATFORM_TEST_TFM_TESTSUITE
30/*
31 * We pretend using an external RNG (through MBEDTLS_PSA_CRYPTO_EXTERNAL_RNG
32 * mbedTLS config option) so we need to provide an implementation of
33 * mbedtls_psa_external_get_random(). Provide a fake one, since we do not
34 * actually use any of external RNG and this function is only needed during
35 * the execution of TF-M testsuite during exporting the public part of the
36 * delegated attestation key.
37 */
38psa_status_t mbedtls_psa_external_get_random(
39 mbedtls_psa_external_random_context_t *context,
40 uint8_t *output, size_t output_size,
41 size_t *output_length)
42{
43 for (size_t i = 0U; i < output_size; i++) {
44 output[i] = (uint8_t)(read_cntpct_el0() & 0xFFU);
45 }
46
47 *output_length = output_size;
48
49 return PSA_SUCCESS;
50}
51#endif /* PLATFORM_TEST_TFM_TESTSUITE */
52
Leo Yan4f65c0b2024-05-22 15:42:46 +010053#if TARGET_PLATFORM <= 2
Leo Yand2b1eb82024-05-22 15:41:37 +010054static scmi_channel_plat_info_t tc_scmi_plat_info = {
55 .scmi_mbx_mem = CSS_SCMI_PAYLOAD_BASE,
56 .db_reg_addr = PLAT_CSS_MHU_BASE + SENDER_REG_SET(0),
57 .db_preserve_mask = 0xfffffffe,
58 .db_modify_mask = 0x1,
59 .ring_doorbell = &mhuv2_ring_doorbell,
Usama Ariff5c58af2020-04-17 16:13:39 +010060};
Leo Yan4f65c0b2024-05-22 15:42:46 +010061#elif TARGET_PLATFORM == 3
62static scmi_channel_plat_info_t tc_scmi_plat_info = {
63 .scmi_mbx_mem = CSS_SCMI_PAYLOAD_BASE,
64 .db_reg_addr = PLAT_CSS_MHU_BASE + MHU_V3_SENDER_REG_SET(0),
65 .db_preserve_mask = 0xfffffffe,
66 .db_modify_mask = 0x1,
67 .ring_doorbell = &mhu_ring_doorbell,
68};
Jagdish Gediyaadc91a32023-12-18 05:56:00 +000069
70static void enable_ns_mcn_pmu(void)
71{
72 /*
73 * Enable non-secure access to MCN PMU registers
74 */
75 for (int i = 0; i < MCN_INSTANCES; i++) {
76 uintptr_t mcn_scr = MCN_MICROARCH_BASE_ADDR + MCN_SCR_OFFSET +
77 (i * MCN_ADDRESS_SPACE_SIZE);
78 mmio_setbits_32(mcn_scr, 1 << MCN_SCR_PMU_BIT);
79 }
80}
Leo Yan4f65c0b2024-05-22 15:42:46 +010081#endif
Usama Ariff5c58af2020-04-17 16:13:39 +010082
83void bl31_platform_setup(void)
84{
Usama Arif6ec0c652021-04-09 17:07:41 +010085 tc_bl31_common_platform_setup();
Jagdish Gediyaadc91a32023-12-18 05:56:00 +000086#if TARGET_PLATFORM == 3
87 enable_ns_mcn_pmu();
88#endif
Usama Ariff5c58af2020-04-17 16:13:39 +010089}
90
Leo Yand2b1eb82024-05-22 15:41:37 +010091scmi_channel_plat_info_t *plat_css_get_scmi_info(unsigned int channel_id __unused)
Usama Ariff5c58af2020-04-17 16:13:39 +010092{
93
Leo Yand2b1eb82024-05-22 15:41:37 +010094 return &tc_scmi_plat_info;
Usama Ariff5c58af2020-04-17 16:13:39 +010095
96}
97
98void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
99 u_register_t arg2, u_register_t arg3)
100{
101 arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3);
Usama Arif34a87d72021-08-17 17:57:10 +0100102
103 /* Fill the properties struct with the info from the config dtb */
104 fconf_populate("FW_CONFIG", arg1);
Usama Ariff5c58af2020-04-17 16:13:39 +0100105}
106
laurenw-arm6fbe11c2023-05-04 14:55:37 -0500107#ifdef PLATFORM_TESTS
Sandrine Bailleux4eefbf12023-05-05 15:44:26 +0200108static __dead2 void tc_run_platform_tests(void)
109{
Sandrine Bailleux303ef332023-05-05 15:59:00 +0200110 int tests_failed;
111
112 printf("\nStarting platform tests...\n");
113
Tamas Ban657b90e2023-04-21 09:31:48 +0200114#ifdef PLATFORM_TEST_NV_COUNTERS
Sandrine Bailleux303ef332023-05-05 15:59:00 +0200115 tests_failed = nv_counter_test();
laurenw-arm00b7e0b2023-06-13 16:43:39 -0500116#elif PLATFORM_TEST_ROTPK
117 tests_failed = rotpk_test();
Tamas Ban657b90e2023-04-21 09:31:48 +0200118#elif PLATFORM_TEST_TFM_TESTSUITE
Sandrine Bailleux303ef332023-05-05 15:59:00 +0200119 tests_failed = run_platform_tests();
laurenw-arm1b076112023-02-07 13:40:05 -0600120#endif
Sandrine Bailleux303ef332023-05-05 15:59:00 +0200121
122 printf("Platform tests %s.\n",
123 (tests_failed != 0) ? "failed" : "succeeded");
124
Sandrine Bailleux57cc12c2023-05-05 13:59:07 +0200125 /* Suspend booting, no matter the tests outcome. */
Sandrine Bailleux303ef332023-05-05 15:59:00 +0200126 printf("Suspend booting...\n");
Mate Toth-Pal25dd2172022-10-21 14:24:49 +0200127 plat_error_handler(-1);
Sandrine Bailleux4eefbf12023-05-05 15:44:26 +0200128}
129#endif
130
Usama Arif6ec0c652021-04-09 17:07:41 +0100131void tc_bl31_common_platform_setup(void)
Usama Ariff5c58af2020-04-17 16:13:39 +0100132{
133 arm_bl31_platform_setup();
Mate Toth-Pal25dd2172022-10-21 14:24:49 +0200134
Sandrine Bailleux4eefbf12023-05-05 15:44:26 +0200135#ifdef PLATFORM_TESTS
136 tc_run_platform_tests();
laurenw-arm9b266552023-05-03 12:48:55 -0500137#endif
Usama Ariff5c58af2020-04-17 16:13:39 +0100138}
139
140const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops)
141{
142 return css_scmi_override_pm_ops(ops);
143}
Usama Arif34a87d72021-08-17 17:57:10 +0100144
145void __init bl31_plat_arch_setup(void)
146{
147 arm_bl31_plat_arch_setup();
148
149 /* HW_CONFIG was also loaded by BL2 */
150 const struct dyn_cfg_dtb_info_t *hw_config_info;
151
152 hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID);
153 assert(hw_config_info != NULL);
154
155 fconf_populate("HW_CONFIG", hw_config_info->config_addr);
156}
Madhukar Pappireddy28b2d862023-03-22 15:40:40 -0500157
Govindraj Rajafd51b212023-05-10 14:50:36 -0500158#if defined(SPD_spmd) && (SPMC_AT_EL3 == 0)
Madhukar Pappireddy28b2d862023-03-22 15:40:40 -0500159void tc_bl31_plat_runtime_setup(void)
160{
Madhukar Pappireddy28b2d862023-03-22 15:40:40 -0500161 /* Start secure watchdog timer. */
162 plat_arm_secure_wdt_start();
Salman Nabic864af92024-02-19 17:03:44 +0000163
164 arm_bl31_plat_runtime_setup();
Madhukar Pappireddy28b2d862023-03-22 15:40:40 -0500165}
166
167void bl31_plat_runtime_setup(void)
168{
169 tc_bl31_plat_runtime_setup();
170}
171
172/*
173 * Platform handler for Group0 secure interrupt.
174 */
175int plat_spmd_handle_group0_interrupt(uint32_t intid)
176{
177 /* Trusted Watchdog timer is the only source of Group0 interrupt now. */
178 if (intid == SBSA_SECURE_WDOG_INTID) {
Madhukar Pappireddy28b2d862023-03-22 15:40:40 -0500179 /* Refresh the timer. */
180 plat_arm_secure_wdt_refresh();
181
Madhukar Pappireddy28b2d862023-03-22 15:40:40 -0500182 return 0;
183 }
184
185 return -1;
186}
Govindraj Rajafd51b212023-05-10 14:50:36 -0500187#endif /*defined(SPD_spmd) && (SPMC_AT_EL3 == 0)*/