blob: 91eacec30ebf35191216c931c426d5a5e3225c28 [file] [log] [blame]
Ghennadi Procopciuc7c362092024-06-12 07:38:52 +03001/*
2 * Copyright 2020-2024 NXP
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6#include <s32cc-clk-ids.h>
7#include <s32cc-clk-modules.h>
8#include <s32cc-clk-utils.h>
9
Ghennadi Procopciuc44e21302024-06-12 12:06:36 +030010#define S32CC_A53_MIN_FREQ (48UL * MHZ)
11#define S32CC_A53_MAX_FREQ (1000UL * MHZ)
12
Ghennadi Procopciuc7c362092024-06-12 07:38:52 +030013/* Oscillators */
14static struct s32cc_osc fxosc =
15 S32CC_OSC_INIT(S32CC_FXOSC);
16static struct s32cc_clk fxosc_clk =
17 S32CC_MODULE_CLK(fxosc);
18
19static struct s32cc_osc firc =
20 S32CC_OSC_INIT(S32CC_FIRC);
21static struct s32cc_clk firc_clk =
22 S32CC_MODULE_CLK(firc);
23
24static struct s32cc_osc sirc =
25 S32CC_OSC_INIT(S32CC_SIRC);
26static struct s32cc_clk sirc_clk =
27 S32CC_MODULE_CLK(sirc);
28
Ghennadi Procopciuca8be7482024-06-12 09:53:18 +030029/* ARM PLL */
30static struct s32cc_clkmux arm_pll_mux =
31 S32CC_CLKMUX_INIT(S32CC_ARM_PLL, 0, 2,
32 S32CC_CLK_FIRC,
33 S32CC_CLK_FXOSC, 0, 0, 0);
34static struct s32cc_clk arm_pll_mux_clk =
35 S32CC_MODULE_CLK(arm_pll_mux);
36static struct s32cc_pll armpll =
37 S32CC_PLL_INIT(arm_pll_mux_clk, S32CC_ARM_PLL, 2);
38static struct s32cc_clk arm_pll_vco_clk =
39 S32CC_FREQ_MODULE_CLK(armpll, 1400 * MHZ, 2000 * MHZ);
40
41static struct s32cc_pll_out_div arm_pll_phi0_div =
42 S32CC_PLL_OUT_DIV_INIT(armpll, 0);
43static struct s32cc_clk arm_pll_phi0_clk =
44 S32CC_FREQ_MODULE_CLK(arm_pll_phi0_div, 0, GHZ);
45
Ghennadi Procopciuc5692f882024-08-05 16:49:51 +030046/* ARM DFS */
47static struct s32cc_dfs armdfs =
48 S32CC_DFS_INIT(armpll, S32CC_ARM_DFS);
49static struct s32cc_dfs_div arm_dfs1_div =
50 S32CC_DFS_DIV_INIT(armdfs, 0);
51static struct s32cc_clk arm_dfs1_clk =
52 S32CC_FREQ_MODULE_CLK(arm_dfs1_div, 0, 800 * MHZ);
53
54/* MC_CGM0 */
55static struct s32cc_clkmux cgm0_mux0 =
56 S32CC_SHARED_CLKMUX_INIT(S32CC_CGM0, 0, 2,
57 S32CC_CLK_FIRC,
58 S32CC_CLK_ARM_PLL_DFS1, 0, 0, 0);
59static struct s32cc_clk cgm0_mux0_clk = S32CC_MODULE_CLK(cgm0_mux0);
60
61/* XBAR */
62static struct s32cc_clk xbar_2x_clk =
63 S32CC_CHILD_CLK(cgm0_mux0_clk, 48 * MHZ, 800 * MHZ);
64static struct s32cc_fixed_div xbar_div2 =
65 S32CC_FIXED_DIV_INIT(cgm0_mux0_clk, 2);
66static struct s32cc_clk xbar_clk =
67 S32CC_FREQ_MODULE_CLK(xbar_div2, 24 * MHZ, 400 * MHZ);
68static struct s32cc_fixed_div xbar_div4 =
69 S32CC_FIXED_DIV_INIT(cgm0_mux0_clk, 4);
70static struct s32cc_clk xbar_div2_clk =
71 S32CC_FREQ_MODULE_CLK(xbar_div4, 12 * MHZ, 200 * MHZ);
72static struct s32cc_fixed_div xbar_div6 =
73 S32CC_FIXED_DIV_INIT(cgm0_mux0_clk, 6);
74static struct s32cc_clk xbar_div3_clk =
75 S32CC_FREQ_MODULE_CLK(xbar_div6, 8 * MHZ, 133333333);
76static struct s32cc_fixed_div xbar_div8 =
77 S32CC_FIXED_DIV_INIT(cgm0_mux0_clk, 8);
78static struct s32cc_clk xbar_div4_clk =
79 S32CC_FREQ_MODULE_CLK(xbar_div8, 6 * MHZ, 100 * MHZ);
80static struct s32cc_fixed_div xbar_div12 =
81 S32CC_FIXED_DIV_INIT(cgm0_mux0_clk, 12);
82static struct s32cc_clk xbar_div6_clk =
83 S32CC_FREQ_MODULE_CLK(xbar_div12, 4 * MHZ, 66666666);
84
Ghennadi Procopciuc3fa91a92024-06-12 10:53:06 +030085/* MC_CGM1 */
86static struct s32cc_clkmux cgm1_mux0 =
87 S32CC_SHARED_CLKMUX_INIT(S32CC_CGM1, 0, 3,
88 S32CC_CLK_FIRC,
89 S32CC_CLK_ARM_PLL_PHI0,
90 S32CC_CLK_ARM_PLL_DFS2, 0, 0);
91static struct s32cc_clk cgm1_mux0_clk = S32CC_MODULE_CLK(cgm1_mux0);
92
Ghennadi Procopciuc44e21302024-06-12 12:06:36 +030093/* A53_CORE */
94static struct s32cc_clk a53_core_clk =
95 S32CC_FREQ_MODULE_CLK(cgm1_mux0_clk, S32CC_A53_MIN_FREQ,
96 S32CC_A53_MAX_FREQ);
97/* A53_CORE_DIV2 */
98static struct s32cc_fixed_div a53_core_div2 =
99 S32CC_FIXED_DIV_INIT(cgm1_mux0_clk, 2);
100static struct s32cc_clk a53_core_div2_clk =
101 S32CC_FREQ_MODULE_CLK(a53_core_div2, S32CC_A53_MIN_FREQ / 2,
102 S32CC_A53_MAX_FREQ / 2);
103/* A53_CORE_DIV10 */
104static struct s32cc_fixed_div a53_core_div10 =
105 S32CC_FIXED_DIV_INIT(cgm1_mux0_clk, 10);
106static struct s32cc_clk a53_core_div10_clk =
107 S32CC_FREQ_MODULE_CLK(a53_core_div10, S32CC_A53_MIN_FREQ / 10,
108 S32CC_A53_MAX_FREQ / 10);
109
Ghennadi Procopciuc86533522024-08-06 11:48:11 +0300110/* PERIPH PLL */
111static struct s32cc_clkmux periph_pll_mux =
112 S32CC_CLKMUX_INIT(S32CC_PERIPH_PLL, 0, 2,
113 S32CC_CLK_FIRC,
114 S32CC_CLK_FXOSC, 0, 0, 0);
115static struct s32cc_clk periph_pll_mux_clk =
116 S32CC_MODULE_CLK(periph_pll_mux);
117static struct s32cc_pll periphpll =
118 S32CC_PLL_INIT(periph_pll_mux_clk, S32CC_PERIPH_PLL, 2);
119static struct s32cc_clk periph_pll_vco_clk =
120 S32CC_FREQ_MODULE_CLK(periphpll, 1300 * MHZ, 2 * GHZ);
121
122static struct s32cc_pll_out_div periph_pll_phi3_div =
123 S32CC_PLL_OUT_DIV_INIT(periphpll, 3);
124static struct s32cc_clk periph_pll_phi3_clk =
125 S32CC_FREQ_MODULE_CLK(periph_pll_phi3_div, 0, 133333333);
126
127static struct s32cc_clk *s32cc_hw_clk_list[22] = {
Ghennadi Procopciuc7c362092024-06-12 07:38:52 +0300128 /* Oscillators */
129 [S32CC_CLK_ID(S32CC_CLK_FIRC)] = &firc_clk,
130 [S32CC_CLK_ID(S32CC_CLK_SIRC)] = &sirc_clk,
131 [S32CC_CLK_ID(S32CC_CLK_FXOSC)] = &fxosc_clk,
Ghennadi Procopciuca8be7482024-06-12 09:53:18 +0300132 /* ARM PLL */
133 [S32CC_CLK_ID(S32CC_CLK_ARM_PLL_PHI0)] = &arm_pll_phi0_clk,
Ghennadi Procopciuc5692f882024-08-05 16:49:51 +0300134 /* ARM DFS */
135 [S32CC_CLK_ID(S32CC_CLK_ARM_PLL_DFS1)] = &arm_dfs1_clk,
Ghennadi Procopciuc86533522024-08-06 11:48:11 +0300136 /* PERIPH PLL */
137 [S32CC_CLK_ID(S32CC_CLK_PERIPH_PLL_PHI3)] = &periph_pll_phi3_clk,
Ghennadi Procopciuc7c362092024-06-12 07:38:52 +0300138};
139
140static struct s32cc_clk_array s32cc_hw_clocks = {
141 .type_mask = S32CC_CLK_TYPE(S32CC_CLK_FIRC),
142 .clks = &s32cc_hw_clk_list[0],
143 .n_clks = ARRAY_SIZE(s32cc_hw_clk_list),
144};
145
Ghennadi Procopciuc86533522024-08-06 11:48:11 +0300146static struct s32cc_clk *s32cc_arch_clk_list[15] = {
Ghennadi Procopciuca8be7482024-06-12 09:53:18 +0300147 /* ARM PLL */
148 [S32CC_CLK_ID(S32CC_CLK_ARM_PLL_MUX)] = &arm_pll_mux_clk,
149 [S32CC_CLK_ID(S32CC_CLK_ARM_PLL_VCO)] = &arm_pll_vco_clk,
Ghennadi Procopciuc86533522024-08-06 11:48:11 +0300150 /* PERIPH PLL */
151 [S32CC_CLK_ID(S32CC_CLK_PERIPH_PLL_MUX)] = &periph_pll_mux_clk,
152 [S32CC_CLK_ID(S32CC_CLK_PERIPH_PLL_VCO)] = &periph_pll_vco_clk,
Ghennadi Procopciuc5692f882024-08-05 16:49:51 +0300153 /* MC_CGM0 */
154 [S32CC_CLK_ID(S32CC_CLK_MC_CGM0_MUX0)] = &cgm0_mux0_clk,
155 /* XBAR */
156 [S32CC_CLK_ID(S32CC_CLK_XBAR_2X)] = &xbar_2x_clk,
157 [S32CC_CLK_ID(S32CC_CLK_XBAR)] = &xbar_clk,
158 [S32CC_CLK_ID(S32CC_CLK_XBAR_DIV2)] = &xbar_div2_clk,
159 [S32CC_CLK_ID(S32CC_CLK_XBAR_DIV3)] = &xbar_div3_clk,
160 [S32CC_CLK_ID(S32CC_CLK_XBAR_DIV4)] = &xbar_div4_clk,
161 [S32CC_CLK_ID(S32CC_CLK_XBAR_DIV6)] = &xbar_div6_clk,
Ghennadi Procopciuc3fa91a92024-06-12 10:53:06 +0300162 /* MC_CGM1 */
163 [S32CC_CLK_ID(S32CC_CLK_MC_CGM1_MUX0)] = &cgm1_mux0_clk,
Ghennadi Procopciuc44e21302024-06-12 12:06:36 +0300164 /* A53 */
165 [S32CC_CLK_ID(S32CC_CLK_A53_CORE)] = &a53_core_clk,
166 [S32CC_CLK_ID(S32CC_CLK_A53_CORE_DIV2)] = &a53_core_div2_clk,
167 [S32CC_CLK_ID(S32CC_CLK_A53_CORE_DIV10)] = &a53_core_div10_clk,
Ghennadi Procopciuca8be7482024-06-12 09:53:18 +0300168};
169
170static struct s32cc_clk_array s32cc_arch_clocks = {
171 .type_mask = S32CC_CLK_TYPE(S32CC_CLK_ARM_PLL_MUX),
172 .clks = &s32cc_arch_clk_list[0],
173 .n_clks = ARRAY_SIZE(s32cc_arch_clk_list),
174};
175
Ghennadi Procopciuc7c362092024-06-12 07:38:52 +0300176struct s32cc_clk *s32cc_get_arch_clk(unsigned long id)
177{
Ghennadi Procopciuca8be7482024-06-12 09:53:18 +0300178 static const struct s32cc_clk_array *clk_table[2] = {
Ghennadi Procopciuc7c362092024-06-12 07:38:52 +0300179 &s32cc_hw_clocks,
Ghennadi Procopciuca8be7482024-06-12 09:53:18 +0300180 &s32cc_arch_clocks,
Ghennadi Procopciuc7c362092024-06-12 07:38:52 +0300181 };
182
183 return s32cc_get_clk_from_table(clk_table, ARRAY_SIZE(clk_table), id);
184}