blob: 4d26153ddc6983a732aa36ed8de32dc1b07b4a2a [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Harrison Mutai33c665a2024-01-02 16:55:44 +00002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Varun Wadekare9265582022-05-25 12:45:22 +01003 * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01004 *
dp-arm82cb2c12017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01006 */
7
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +01008#ifndef ARCH_H
9#define ARCH_H
Achin Gupta4f6ad662013-10-25 09:08:21 +010010
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000011#include <lib/utils_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010012
13/*******************************************************************************
14 * MIDR bit definitions
15 ******************************************************************************/
Varun Wadekar030567e2017-05-25 18:04:48 -070016#define MIDR_IMPL_MASK U(0xff)
17#define MIDR_IMPL_SHIFT U(0x18)
18#define MIDR_VAR_SHIFT U(20)
19#define MIDR_VAR_BITS U(4)
20#define MIDR_VAR_MASK U(0xf)
21#define MIDR_REV_SHIFT U(0)
22#define MIDR_REV_BITS U(4)
23#define MIDR_REV_MASK U(0xf)
24#define MIDR_PN_MASK U(0xfff)
25#define MIDR_PN_SHIFT U(0x4)
Achin Gupta4f6ad662013-10-25 09:08:21 +010026
Arvind Ram Prakash1073bf32024-08-14 17:22:53 -050027/* Extracts the CPU part number from MIDR for checking CPU match */
28#define EXTRACT_PARTNUM(x) ((x >> MIDR_PN_SHIFT) & MIDR_PN_MASK)
29
Achin Gupta4f6ad662013-10-25 09:08:21 +010030/*******************************************************************************
31 * MPIDR macros
32 ******************************************************************************/
Antonio Nino Diaz30399882018-07-12 13:23:59 +010033#define MPIDR_MT_MASK (ULL(1) << 24)
Achin Gupta4f6ad662013-10-25 09:08:21 +010034#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
Varun Wadekar030567e2017-05-25 18:04:48 -070035#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
36#define MPIDR_AFFINITY_BITS U(8)
Antonio Nino Diaz30399882018-07-12 13:23:59 +010037#define MPIDR_AFFLVL_MASK ULL(0xff)
Varun Wadekar030567e2017-05-25 18:04:48 -070038#define MPIDR_AFF0_SHIFT U(0)
39#define MPIDR_AFF1_SHIFT U(8)
40#define MPIDR_AFF2_SHIFT U(16)
41#define MPIDR_AFF3_SHIFT U(32)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000042#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
Antonio Nino Diaz30399882018-07-12 13:23:59 +010043#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
Varun Wadekar030567e2017-05-25 18:04:48 -070044#define MPIDR_AFFLVL_SHIFT U(3)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000045#define MPIDR_AFFLVL0 ULL(0x0)
46#define MPIDR_AFFLVL1 ULL(0x1)
47#define MPIDR_AFFLVL2 ULL(0x2)
48#define MPIDR_AFFLVL3 ULL(0x3)
49#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000050#define MPIDR_AFFLVL0_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010051 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000052#define MPIDR_AFFLVL1_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010053 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000054#define MPIDR_AFFLVL2_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010055 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000056#define MPIDR_AFFLVL3_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010057 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
Soby Mathew235585b2014-12-04 14:14:12 +000058/*
59 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
60 * add one while using this macro to define array sizes.
61 * TODO: Support only the first 3 affinity levels for now.
62 */
Varun Wadekar030567e2017-05-25 18:04:48 -070063#define MPIDR_MAX_AFFLVL U(2)
Achin Gupta4f6ad662013-10-25 09:08:21 +010064
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000065#define MPID_MASK (MPIDR_MT_MASK | \
66 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
67 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
68 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
69 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
70
71#define MPIDR_AFF_ID(mpid, n) \
72 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
73
74/*
75 * An invalid MPID. This value can be used by functions that return an MPID to
76 * indicate an error.
77 */
78#define INVALID_MPID U(0xFFFFFFFF)
Achin Gupta4f6ad662013-10-25 09:08:21 +010079
80/*******************************************************************************
Manish Pandey3c789bf2023-12-08 20:13:29 +000081 * Definitions for Exception vector offsets
82 ******************************************************************************/
83#define CURRENT_EL_SP0 0x0
84#define CURRENT_EL_SPX 0x200
85#define LOWER_EL_AARCH64 0x400
86#define LOWER_EL_AARCH32 0x600
87
88#define SYNC_EXCEPTION 0x0
89#define IRQ_EXCEPTION 0x80
90#define FIQ_EXCEPTION 0x100
91#define SERROR_EXCEPTION 0x180
92
93/*******************************************************************************
Andrew Thoelke5c3272a2014-06-02 15:44:43 +010094 * Definitions for CPU system register interface to GICv3
95 ******************************************************************************/
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000096#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
97#define ICC_SGI1R S3_0_C12_C11_5
Florian Lugoudcb31ff2021-09-08 12:40:24 +020098#define ICC_ASGI1R S3_0_C12_C11_6
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000099#define ICC_SRE_EL1 S3_0_C12_C12_5
100#define ICC_SRE_EL2 S3_4_C12_C9_5
101#define ICC_SRE_EL3 S3_6_C12_C12_5
102#define ICC_CTLR_EL1 S3_0_C12_C12_4
103#define ICC_CTLR_EL3 S3_6_C12_C12_4
104#define ICC_PMR_EL1 S3_0_C4_C6_0
105#define ICC_RPR_EL1 S3_0_C12_C11_3
106#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
107#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
108#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
109#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
110#define ICC_IAR0_EL1 S3_0_c12_c8_0
111#define ICC_IAR1_EL1 S3_0_c12_c12_0
112#define ICC_EOIR0_EL1 S3_0_c12_c8_1
113#define ICC_EOIR1_EL1 S3_0_c12_c12_1
114#define ICC_SGI0R_EL1 S3_0_c12_c11_7
Andrew Thoelke5c3272a2014-06-02 15:44:43 +0100115
116/*******************************************************************************
Max Shvetsov28f39f02020-02-25 13:56:19 +0000117 * Definitions for EL2 system registers for save/restore routine
118 ******************************************************************************/
Max Shvetsov28f39f02020-02-25 13:56:19 +0000119#define CNTPOFF_EL2 S3_4_C14_C0_6
Arvind Ram Prakash33e6aaa2024-06-06 11:33:37 -0500120#define HDFGRTR2_EL2 S3_4_C3_C1_0
121#define HDFGWTR2_EL2 S3_4_C3_C1_1
122#define HFGRTR2_EL2 S3_4_C3_C1_2
123#define HFGWTR2_EL2 S3_4_C3_C1_3
Max Shvetsov28f39f02020-02-25 13:56:19 +0000124#define HDFGRTR_EL2 S3_4_C3_C1_4
125#define HDFGWTR_EL2 S3_4_C3_C1_5
Arvind Ram Prakash33e6aaa2024-06-06 11:33:37 -0500126#define HAFGRTR_EL2 S3_4_C3_C1_6
127#define HFGITR2_EL2 S3_4_C3_C1_7
Max Shvetsov28f39f02020-02-25 13:56:19 +0000128#define HFGITR_EL2 S3_4_C1_C1_6
129#define HFGRTR_EL2 S3_4_C1_C1_4
130#define HFGWTR_EL2 S3_4_C1_C1_5
Max Shvetsov28f39f02020-02-25 13:56:19 +0000131#define ICH_HCR_EL2 S3_4_C12_C11_0
Max Shvetsov28f39f02020-02-25 13:56:19 +0000132#define ICH_VMCR_EL2 S3_4_C12_C11_7
Varun Wadekare9265582022-05-25 12:45:22 +0100133#define MPAMVPM0_EL2 S3_4_C10_C6_0
134#define MPAMVPM1_EL2 S3_4_C10_C6_1
135#define MPAMVPM2_EL2 S3_4_C10_C6_2
136#define MPAMVPM3_EL2 S3_4_C10_C6_3
137#define MPAMVPM4_EL2 S3_4_C10_C6_4
138#define MPAMVPM5_EL2 S3_4_C10_C6_5
139#define MPAMVPM6_EL2 S3_4_C10_C6_6
140#define MPAMVPM7_EL2 S3_4_C10_C6_7
Max Shvetsov28f39f02020-02-25 13:56:19 +0000141#define MPAMVPMV_EL2 S3_4_C10_C4_1
Andre Przywarad5384b62023-01-27 14:09:20 +0000142#define VNCR_EL2 S3_4_C2_C2_0
Max Shvetsov28259462020-02-17 16:15:47 +0000143#define PMSCR_EL2 S3_4_C9_C9_0
144#define TFSR_EL2 S3_4_C5_C6_0
Andre Przywaraea735bf2022-11-17 16:42:09 +0000145#define CONTEXTIDR_EL2 S3_4_C13_C0_1
146#define TTBR1_EL2 S3_4_C2_C0_1
Max Shvetsov28f39f02020-02-25 13:56:19 +0000147
148/*******************************************************************************
Achin Guptac2b43af2013-10-31 11:27:43 +0000149 * Generic timer memory mapped registers & offsets
150 ******************************************************************************/
Varun Wadekar030567e2017-05-25 18:04:48 -0700151#define CNTCR_OFF U(0x000)
Yann Gautiere1abd562019-04-17 13:47:07 +0200152#define CNTCV_OFF U(0x008)
Varun Wadekar030567e2017-05-25 18:04:48 -0700153#define CNTFID_OFF U(0x020)
Achin Guptac2b43af2013-10-31 11:27:43 +0000154
Varun Wadekar030567e2017-05-25 18:04:48 -0700155#define CNTCR_EN (U(1) << 0)
156#define CNTCR_HDBG (U(1) << 1)
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100157#define CNTCR_FCREQ(x) ((x) << 8)
Achin Guptac2b43af2013-10-31 11:27:43 +0000158
159/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100160 * System register bit definitions
161 ******************************************************************************/
162/* CLIDR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700163#define LOUIS_SHIFT U(21)
164#define LOC_SHIFT U(24)
Alexei Fedorovef430ff2019-07-29 17:22:53 +0100165#define CTYPE_SHIFT(n) U(3 * (n - 1))
Varun Wadekar030567e2017-05-25 18:04:48 -0700166#define CLIDR_FIELD_WIDTH U(3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100167
168/* CSSELR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700169#define LEVEL_SHIFT U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100170
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100171/* Data cache set/way op type defines */
Varun Wadekar030567e2017-05-25 18:04:48 -0700172#define DCISW U(0x0)
173#define DCCISW U(0x1)
Ambroise Vincentbd393702019-02-21 14:16:24 +0000174#if ERRATA_A53_827319
175#define DCCSW DCCISW
176#else
Varun Wadekar030567e2017-05-25 18:04:48 -0700177#define DCCSW U(0x2)
Ambroise Vincentbd393702019-02-21 14:16:24 +0000178#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100179
Andre Przywaraa8d5d3d2023-04-18 16:58:36 +0100180#define ID_REG_FIELD_MASK ULL(0xf)
181
Achin Gupta4f6ad662013-10-25 09:08:21 +0100182/* ID_AA64PFR0_EL1 definitions */
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000183#define ID_AA64PFR0_EL0_SHIFT U(0)
184#define ID_AA64PFR0_EL1_SHIFT U(4)
185#define ID_AA64PFR0_EL2_SHIFT U(8)
186#define ID_AA64PFR0_EL3_SHIFT U(12)
187
188#define ID_AA64PFR0_AMU_SHIFT U(44)
189#define ID_AA64PFR0_AMU_MASK ULL(0xf)
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000190#define ID_AA64PFR0_AMU_V1 ULL(0x1)
191#define ID_AA64PFR0_AMU_V1P1 U(0x2)
192
193#define ID_AA64PFR0_ELX_MASK ULL(0xf)
194
195#define ID_AA64PFR0_GIC_SHIFT U(24)
196#define ID_AA64PFR0_GIC_WIDTH U(4)
197#define ID_AA64PFR0_GIC_MASK ULL(0xf)
198
199#define ID_AA64PFR0_SVE_SHIFT U(32)
200#define ID_AA64PFR0_SVE_MASK ULL(0xf)
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000201#define ID_AA64PFR0_SVE_LENGTH U(4)
Sona Mathew9e51f152024-03-11 15:58:15 -0500202#define SVE_IMPLEMENTED ULL(0x1)
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000203
204#define ID_AA64PFR0_SEL2_SHIFT U(36)
205#define ID_AA64PFR0_SEL2_MASK ULL(0xf)
206
207#define ID_AA64PFR0_MPAM_SHIFT U(40)
208#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
209
210#define ID_AA64PFR0_DIT_SHIFT U(48)
211#define ID_AA64PFR0_DIT_MASK ULL(0xf)
212#define ID_AA64PFR0_DIT_LENGTH U(4)
Sona Mathew9e51f152024-03-11 15:58:15 -0500213#define DIT_IMPLEMENTED ULL(1)
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000214
215#define ID_AA64PFR0_CSV2_SHIFT U(56)
216#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
217#define ID_AA64PFR0_CSV2_LENGTH U(4)
Sona Mathew9e51f152024-03-11 15:58:15 -0500218#define CSV2_2_IMPLEMENTED ULL(0x2)
219#define CSV2_3_IMPLEMENTED ULL(0x3)
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000220
Zelalem Aweke81c272b2021-07-08 16:51:14 -0500221#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
222#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
223#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
Sona Mathew9e51f152024-03-11 15:58:15 -0500224#define RME_NOT_IMPLEMENTED ULL(0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100225
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000226#define ID_AA64PFR0_RAS_SHIFT U(28)
227#define ID_AA64PFR0_RAS_MASK ULL(0xf)
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000228#define ID_AA64PFR0_RAS_LENGTH U(4)
229
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100230/* Exception level handling */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100231#define EL_IMPL_NONE ULL(0)
232#define EL_IMPL_A64ONLY ULL(1)
233#define EL_IMPL_A64_A32 ULL(2)
Jeenu Viswambharanf4c8aa92017-02-21 14:40:44 +0000234
Arvind Ram Prakash83271d52024-05-22 15:24:00 -0500235/* ID_AA64DFR0_EL1.DebugVer definitions */
236#define ID_AA64DFR0_DEBUGVER_SHIFT U(0)
237#define ID_AA64DFR0_DEBUGVER_MASK ULL(0xf)
238#define DEBUGVER_V8P9_IMPLEMENTED ULL(0xb)
239
Manish V Badarkhe2031d612021-07-07 16:27:10 +0100240/* ID_AA64DFR0_EL1.TraceVer definitions */
241#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
242#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
Manish V Badarkhe2031d612021-07-07 16:27:10 +0100243#define ID_AA64DFR0_TRACEVER_LENGTH U(4)
Sona Mathew9e51f152024-03-11 15:58:15 -0500244
Manish V Badarkhe5de20ec2021-07-18 02:26:27 +0100245#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
246#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
Manish V Badarkhe5de20ec2021-07-18 02:26:27 +0100247#define ID_AA64DFR0_TRACEFILT_LENGTH U(4)
Sona Mathew9e51f152024-03-11 15:58:15 -0500248#define TRACEFILT_IMPLEMENTED ULL(1)
249
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000250#define ID_AA64DFR0_PMUVER_LENGTH U(4)
251#define ID_AA64DFR0_PMUVER_SHIFT U(8)
252#define ID_AA64DFR0_PMUVER_MASK U(0xf)
253#define ID_AA64DFR0_PMUVER_PMUV3 U(1)
Andre Przywara515d2d42024-03-07 17:40:55 +0000254#define ID_AA64DFR0_PMUVER_PMUV3P8 U(8)
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000255#define ID_AA64DFR0_PMUVER_IMP_DEF U(0xf)
Manish V Badarkhe2031d612021-07-07 16:27:10 +0100256
Manish Pandey30f05b42024-01-09 15:55:20 +0000257/* ID_AA64DFR0_EL1.SEBEP definitions */
258#define ID_AA64DFR0_SEBEP_SHIFT U(24)
259#define ID_AA64DFR0_SEBEP_MASK ULL(0xf)
260#define SEBEP_IMPLEMENTED ULL(1)
261
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100262/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000263#define ID_AA64DFR0_PMS_SHIFT U(32)
264#define ID_AA64DFR0_PMS_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500265#define SPE_IMPLEMENTED ULL(0x1)
266#define SPE_NOT_IMPLEMENTED ULL(0x0)
Achin Guptadf373732015-09-03 14:18:02 +0100267
Manish V Badarkhe813524e2021-07-02 09:10:56 +0100268/* ID_AA64DFR0_EL1.TraceBuffer definitions */
269#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
270#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500271#define TRACEBUFFER_IMPLEMENTED ULL(1)
Manish V Badarkhe813524e2021-07-02 09:10:56 +0100272
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000273/* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */
274#define ID_AA64DFR0_MTPMU_SHIFT U(48)
275#define ID_AA64DFR0_MTPMU_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500276#define MTPMU_IMPLEMENTED ULL(1)
277#define MTPMU_NOT_IMPLEMENTED ULL(15)
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000278
johpow01744ad972022-01-28 17:06:20 -0600279/* ID_AA64DFR0_EL1.BRBE definitions */
280#define ID_AA64DFR0_BRBE_SHIFT U(52)
281#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500282#define BRBE_IMPLEMENTED ULL(1)
johpow01744ad972022-01-28 17:06:20 -0600283
Manish Pandey30f05b42024-01-09 15:55:20 +0000284/* ID_AA64DFR1_EL1 definitions */
285#define ID_AA64DFR1_EBEP_SHIFT U(48)
286#define ID_AA64DFR1_EBEP_MASK ULL(0xf)
287#define EBEP_IMPLEMENTED ULL(1)
288
Tomas Pilar7c802c72020-10-28 15:34:12 +0000289/* ID_AA64ISAR0_EL1 definitions */
johpow01dc78e622021-07-08 14:14:00 -0500290#define ID_AA64ISAR0_RNDR_SHIFT U(60)
291#define ID_AA64ISAR0_RNDR_MASK ULL(0xf)
Tomas Pilar7c802c72020-10-28 15:34:12 +0000292
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000293/* ID_AA64ISAR1_EL1 definitions */
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000294#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
295
Andre Przywara19d52a82024-08-09 17:04:22 +0100296#define ID_AA64ISAR1_LS64_SHIFT U(60)
297#define ID_AA64ISAR1_LS64_MASK ULL(0xf)
298#define LS64_ACCDATA_IMPLEMENTED ULL(0x3)
299#define LS64_V_IMPLEMENTED ULL(0x2)
300#define LS64_IMPLEMENTED ULL(0x1)
301#define LS64_NOT_IMPLEMENTED ULL(0x0)
302
303#define ID_AA64ISAR1_SB_SHIFT U(36)
304#define ID_AA64ISAR1_SB_MASK ULL(0xf)
305#define SB_IMPLEMENTED ULL(0x1)
306#define SB_NOT_IMPLEMENTED ULL(0x0)
307
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000308#define ID_AA64ISAR1_GPI_SHIFT U(28)
309#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
310#define ID_AA64ISAR1_GPA_SHIFT U(24)
311#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
312
313#define ID_AA64ISAR1_API_SHIFT U(8)
314#define ID_AA64ISAR1_API_MASK ULL(0xf)
315#define ID_AA64ISAR1_APA_SHIFT U(4)
316#define ID_AA64ISAR1_APA_MASK ULL(0xf)
317
Juan Pablo Conde9ff5f752022-06-29 17:44:43 -0400318/* ID_AA64ISAR2_EL1 definitions */
319#define ID_AA64ISAR2_EL1 S3_0_C0_C6_2
Arvind Ram Prakash6b8df7b2025-01-09 17:18:30 -0600320#define ID_AA64ISAR2_EL1_MOPS_SHIFT U(16)
321#define ID_AA64ISAR2_EL1_MOPS_MASK ULL(0xf)
322
323#define MOPS_IMPLEMENTED ULL(0x1)
Juan Pablo Conde9ff5f752022-06-29 17:44:43 -0400324
Maksims Svecovs4d0b6632023-03-24 13:05:09 +0000325/* ID_AA64PFR2_EL1 definitions */
326#define ID_AA64PFR2_EL1 S3_0_C0_C4_2
327
Juan Pablo Conde9ff5f752022-06-29 17:44:43 -0400328#define ID_AA64ISAR2_GPA3_SHIFT U(8)
329#define ID_AA64ISAR2_GPA3_MASK ULL(0xf)
330
331#define ID_AA64ISAR2_APA3_SHIFT U(12)
332#define ID_AA64ISAR2_APA3_MASK ULL(0xf)
333
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000334/* ID_AA64MMFR0_EL1 definitions */
335#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
336#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
337
Varun Wadekar030567e2017-05-25 18:04:48 -0700338#define PARANGE_0000 U(32)
339#define PARANGE_0001 U(36)
340#define PARANGE_0010 U(40)
341#define PARANGE_0011 U(42)
342#define PARANGE_0100 U(44)
343#define PARANGE_0101 U(48)
Antonio Nino Diaz6504b2c2017-11-17 09:52:53 +0000344#define PARANGE_0110 U(52)
Govindraj Raja30655132024-09-06 15:43:43 +0100345#define PARANGE_0111 U(56)
Antonio Nino Diaz00296242016-12-13 15:28:54 +0000346
Jimmy Brisson29d0ee52020-04-16 10:48:02 -0500347#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
348#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500349#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
350#define ECV_IMPLEMENTED ULL(0x1)
Jimmy Brisson29d0ee52020-04-16 10:48:02 -0500351
Jimmy Brisson110ee432020-04-16 10:47:56 -0500352#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
353#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
Arvind Ram Prakash33e6aaa2024-06-06 11:33:37 -0500354#define FGT2_IMPLEMENTED ULL(0x2)
Sona Mathew9e51f152024-03-11 15:58:15 -0500355#define FGT_IMPLEMENTED ULL(0x1)
356#define FGT_NOT_IMPLEMENTED ULL(0x0)
Jimmy Brisson110ee432020-04-16 10:47:56 -0500357
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100358#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100359#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100360
361#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100362#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100363
364#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100365#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500366#define TGRAN16_IMPLEMENTED ULL(0x1)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100367
johpow016cac7242020-04-22 14:05:13 -0500368/* ID_AA64MMFR1_EL1 definitions */
369#define ID_AA64MMFR1_EL1_TWED_SHIFT U(32)
370#define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500371#define TWED_IMPLEMENTED ULL(0x1)
johpow016cac7242020-04-22 14:05:13 -0500372
Alexei Fedorova83103c2020-11-25 14:07:05 +0000373#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
374#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500375#define PAN_IMPLEMENTED ULL(0x1)
376#define PAN2_IMPLEMENTED ULL(0x2)
377#define PAN3_IMPLEMENTED ULL(0x3)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000378
Daniel Boulby37596fc2020-11-25 16:36:46 +0000379#define ID_AA64MMFR1_EL1_VHE_SHIFT U(8)
380#define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf)
381
johpow01dc78e622021-07-08 14:14:00 -0500382#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
383#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500384#define HCX_IMPLEMENTED ULL(0x1)
johpow01cb4ec472021-08-04 19:38:18 -0500385
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000386/* ID_AA64MMFR2_EL1 definitions */
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000387#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Sathees Balyacedfa042019-01-25 11:36:01 +0000388
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000389#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
390#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
Sathees Balyacedfa042019-01-25 11:36:01 +0000391
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000392#define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20)
393#define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf)
394#define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4)
johpow01d0ec1cc2021-12-01 13:18:30 -0600395
Manish Pandey30f05b42024-01-09 15:55:20 +0000396#define ID_AA64MMFR2_EL1_UAO_SHIFT U(4)
397#define ID_AA64MMFR2_EL1_UAO_MASK ULL(0xf)
398
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000399#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
400#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
401
402#define ID_AA64MMFR2_EL1_NV_SHIFT U(24)
403#define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500404#define NV2_IMPLEMENTED ULL(0x2)
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000405
Mark Brownd3331602023-03-14 20:13:03 +0000406/* ID_AA64MMFR3_EL1 definitions */
407#define ID_AA64MMFR3_EL1 S3_0_C0_C7_3
408
Govindraj Raja30655132024-09-06 15:43:43 +0100409#define ID_AA64MMFR3_EL1_D128_SHIFT U(32)
410#define ID_AA64MMFR3_EL1_D128_MASK ULL(0xf)
411#define D128_IMPLEMENTED ULL(0x1)
412
Mark Brown062b6c62023-03-14 20:48:43 +0000413#define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20)
414#define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf)
415
416#define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16)
417#define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf)
418
419#define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12)
420#define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf)
421
422#define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8)
423#define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf)
424
Jayanth Dodderi Chidanand4ec4e542024-09-06 13:49:31 +0100425#define ID_AA64MMFR3_EL1_SCTLR2_SHIFT U(4)
426#define ID_AA64MMFR3_EL1_SCTLR2_MASK ULL(0xf)
427#define SCTLR2_IMPLEMENTED ULL(1)
428
Mark Brownd3331602023-03-14 20:13:03 +0000429#define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0)
430#define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf)
431
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000432/* ID_AA64PFR1_EL1 definitions */
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000433
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100434#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
435#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500436#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100437
Manish Pandey30f05b42024-01-09 15:55:20 +0000438#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
439#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500440#define SSBS_NOT_IMPLEMENTED ULL(0) /* No architectural SSBS support */
Manish Pandey30f05b42024-01-09 15:55:20 +0000441
Soby Mathewb7e398d2019-07-12 09:23:38 +0100442#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
443#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
444
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400445#define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28)
446#define ID_AA64PFR1_EL1_RNDR_TRAP_MASK U(0xf)
447
Manish Pandey30f05b42024-01-09 15:55:20 +0000448#define ID_AA64PFR1_EL1_NMI_SHIFT U(36)
449#define ID_AA64PFR1_EL1_NMI_MASK ULL(0xf)
450#define NMI_IMPLEMENTED ULL(1)
451
452#define ID_AA64PFR1_EL1_GCS_SHIFT U(44)
453#define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf)
454#define GCS_IMPLEMENTED ULL(1)
455
Jayanth Dodderi Chidanand6d0433f2024-09-05 22:24:04 +0100456#define ID_AA64PFR1_EL1_THE_SHIFT U(48)
457#define ID_AA64PFR1_EL1_THE_MASK ULL(0xf)
458#define THE_IMPLEMENTED ULL(1)
459
Sona Mathew9e51f152024-03-11 15:58:15 -0500460#define RNG_TRAP_IMPLEMENTED ULL(0x1)
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400461
Maksims Svecovs4d0b6632023-03-24 13:05:09 +0000462/* ID_AA64PFR2_EL1 definitions */
463#define ID_AA64PFR2_EL1_MTEPERM_SHIFT U(0)
464#define ID_AA64PFR2_EL1_MTEPERM_MASK ULL(0xf)
465
466#define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT U(4)
467#define ID_AA64PFR2_EL1_MTESTOREONLY_MASK ULL(0xf)
468
469#define ID_AA64PFR2_EL1_MTEFAR_SHIFT U(8)
470#define ID_AA64PFR2_EL1_MTEFAR_MASK ULL(0xf)
471
Arvind Ram Prakasha57e18e2024-11-11 14:32:37 -0600472#define ID_AA64PFR2_EL1_FPMR_SHIFT U(32)
473#define ID_AA64PFR2_EL1_FPMR_MASK ULL(0xf)
474
475#define FPMR_IMPLEMENTED ULL(0x1)
476
Andre Przywara6503ff22023-01-27 12:25:49 +0000477#define VDISR_EL2 S3_4_C12_C1_1
478#define VSESR_EL2 S3_4_C5_C2_3
479
Alexei Fedorov0563ab02020-12-01 13:22:25 +0000480/* Memory Tagging Extension is not implemented */
481#define MTE_UNIMPLEMENTED U(0)
482/* FEAT_MTE: MTE instructions accessible at EL0 are implemented */
483#define MTE_IMPLEMENTED_EL0 U(1)
484/* FEAT_MTE2: Full MTE is implemented */
485#define MTE_IMPLEMENTED_ELX U(2)
486/*
487 * FEAT_MTE3: MTE is implemented with support for
488 * asymmetric Tag Check Fault handling
489 */
490#define MTE_IMPLEMENTED_ASY U(3)
Soby Mathewb7e398d2019-07-12 09:23:38 +0100491
Alexei Fedorovdbcc44a2020-05-26 13:16:41 +0100492#define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16)
493#define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf)
494
Jayanth Dodderi Chidanand45007ac2023-03-06 23:56:14 +0000495#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
496#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
Juan Pablo Conde0bbd4322023-08-14 16:20:52 -0500497#define ID_AA64PFR1_EL1_SME_WIDTH U(4)
Sona Mathew9e51f152024-03-11 15:58:15 -0500498#define SME_IMPLEMENTED ULL(0x1)
499#define SME2_IMPLEMENTED ULL(0x2)
500#define SME_NOT_IMPLEMENTED ULL(0x0)
johpow01dc78e622021-07-08 14:14:00 -0500501
Achin Gupta4f6ad662013-10-25 09:08:21 +0100502/* ID_PFR1_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700503#define ID_PFR1_VIRTEXT_SHIFT U(12)
504#define ID_PFR1_VIRTEXT_MASK U(0xf)
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +0100505#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
Achin Gupta4f6ad662013-10-25 09:08:21 +0100506 & ID_PFR1_VIRTEXT_MASK)
507
508/* SCTLR definitions */
David Cunado18f2efd2017-04-13 22:38:29 +0100509#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekar030567e2017-05-25 18:04:48 -0700510 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
511 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100512
John Powell3443a702020-03-20 14:21:05 -0500513#define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
514 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
Alexei Fedorova83103c2020-11-25 14:07:05 +0000515
Jens Wiklanderae213ce2014-09-04 10:23:27 +0200516#define SCTLR_AARCH32_EL1_RES1 \
Varun Wadekar030567e2017-05-25 18:04:48 -0700517 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
518 (U(1) << 4) | (U(1) << 3))
Jens Wiklanderae213ce2014-09-04 10:23:27 +0200519
David Cunado18f2efd2017-04-13 22:38:29 +0100520#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
521 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
522 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
523
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000524#define SCTLR_M_BIT (ULL(1) << 0)
525#define SCTLR_A_BIT (ULL(1) << 1)
526#define SCTLR_C_BIT (ULL(1) << 2)
527#define SCTLR_SA_BIT (ULL(1) << 3)
528#define SCTLR_SA0_BIT (ULL(1) << 4)
529#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000530#define SCTLR_nAA_BIT (ULL(1) << 6)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000531#define SCTLR_ITD_BIT (ULL(1) << 7)
532#define SCTLR_SED_BIT (ULL(1) << 8)
533#define SCTLR_UMA_BIT (ULL(1) << 9)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000534#define SCTLR_EnRCTX_BIT (ULL(1) << 10)
535#define SCTLR_EOS_BIT (ULL(1) << 11)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000536#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorovc4655152019-07-10 10:49:12 +0100537#define SCTLR_EnDB_BIT (ULL(1) << 13)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000538#define SCTLR_DZE_BIT (ULL(1) << 14)
539#define SCTLR_UCT_BIT (ULL(1) << 15)
540#define SCTLR_NTWI_BIT (ULL(1) << 16)
541#define SCTLR_NTWE_BIT (ULL(1) << 18)
542#define SCTLR_WXN_BIT (ULL(1) << 19)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000543#define SCTLR_TSCXT_BIT (ULL(1) << 20)
Louis Mayencourt5f5d1ed2019-02-20 12:11:41 +0000544#define SCTLR_IESB_BIT (ULL(1) << 21)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000545#define SCTLR_EIS_BIT (ULL(1) << 22)
546#define SCTLR_SPAN_BIT (ULL(1) << 23)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000547#define SCTLR_E0E_BIT (ULL(1) << 24)
548#define SCTLR_EE_BIT (ULL(1) << 25)
549#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorovc4655152019-07-10 10:49:12 +0100550#define SCTLR_EnDA_BIT (ULL(1) << 27)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000551#define SCTLR_nTLSMD_BIT (ULL(1) << 28)
552#define SCTLR_LSMAOE_BIT (ULL(1) << 29)
Alexei Fedorovc4655152019-07-10 10:49:12 +0100553#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000554#define SCTLR_EnIA_BIT (ULL(1) << 31)
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100555#define SCTLR_BT0_BIT (ULL(1) << 35)
556#define SCTLR_BT1_BIT (ULL(1) << 36)
557#define SCTLR_BT_BIT (ULL(1) << 36)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000558#define SCTLR_ITFSB_BIT (ULL(1) << 37)
559#define SCTLR_TCF0_SHIFT U(38)
560#define SCTLR_TCF0_MASK ULL(3)
johpow01dc78e622021-07-08 14:14:00 -0500561#define SCTLR_ENTP2_BIT (ULL(1) << 60)
Manish Pandey30f05b42024-01-09 15:55:20 +0000562#define SCTLR_SPINTMASK_BIT (ULL(1) << 62)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000563
564/* Tag Check Faults in EL0 have no effect on the PE */
565#define SCTLR_TCF0_NO_EFFECT U(0)
566/* Tag Check Faults in EL0 cause a synchronous exception */
567#define SCTLR_TCF0_SYNC U(1)
568/* Tag Check Faults in EL0 are asynchronously accumulated */
569#define SCTLR_TCF0_ASYNC U(2)
570/*
571 * Tag Check Faults in EL0 cause a synchronous exception on reads,
572 * and are asynchronously accumulated on writes
573 */
574#define SCTLR_TCF0_SYNCR_ASYNCW U(3)
575
576#define SCTLR_TCF_SHIFT U(40)
577#define SCTLR_TCF_MASK ULL(3)
578
579/* Tag Check Faults in EL1 have no effect on the PE */
580#define SCTLR_TCF_NO_EFFECT U(0)
581/* Tag Check Faults in EL1 cause a synchronous exception */
582#define SCTLR_TCF_SYNC U(1)
583/* Tag Check Faults in EL1 are asynchronously accumulated */
584#define SCTLR_TCF_ASYNC U(2)
585/*
586 * Tag Check Faults in EL1 cause a synchronous exception on reads,
587 * and are asynchronously accumulated on writes
588 */
589#define SCTLR_TCF_SYNCR_ASYNCW U(3)
590
591#define SCTLR_ATA0_BIT (ULL(1) << 42)
592#define SCTLR_ATA_BIT (ULL(1) << 43)
Daniel Boulby37596fc2020-11-25 16:36:46 +0000593#define SCTLR_DSSBS_SHIFT U(44)
594#define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000595#define SCTLR_TWEDEn_BIT (ULL(1) << 45)
596#define SCTLR_TWEDEL_SHIFT U(46)
597#define SCTLR_TWEDEL_MASK ULL(0xf)
598#define SCTLR_EnASR_BIT (ULL(1) << 54)
599#define SCTLR_EnAS0_BIT (ULL(1) << 55)
600#define SCTLR_EnALS_BIT (ULL(1) << 56)
601#define SCTLR_EPAN_BIT (ULL(1) << 57)
David Cunado18f2efd2017-04-13 22:38:29 +0100602#define SCTLR_RESET_VAL SCTLR_EL3_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100603
Alexei Fedorova83103c2020-11-25 14:07:05 +0000604/* CPACR_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700605#define CPACR_EL1_FPEN(x) ((x) << 20)
Jimmy Brissond7b5f402020-08-04 16:18:52 -0500606#define CPACR_EL1_FP_TRAP_EL0 UL(0x1)
607#define CPACR_EL1_FP_TRAP_ALL UL(0x2)
608#define CPACR_EL1_FP_TRAP_NONE UL(0x3)
Jayanth Dodderi Chidanand03d3c0d2022-11-08 10:31:07 +0000609#define CPACR_EL1_SMEN_SHIFT U(24)
610#define CPACR_EL1_SMEN_MASK ULL(0x3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100611
612/* SCR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700613#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
Zelalem Aweke81c272b2021-07-08 16:51:14 -0500614#define SCR_NSE_SHIFT U(62)
Arvind Ram Prakash33e6aaa2024-06-06 11:33:37 -0500615#define SCR_FGTEN2_BIT (UL(1) << 59)
Zelalem Aweke81c272b2021-07-08 16:51:14 -0500616#define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT)
Arvind Ram Prakasha57e18e2024-11-11 14:32:37 -0600617#define SCR_EnFPM_BIT (ULL(1) << 50)
Zelalem Aweke81c272b2021-07-08 16:51:14 -0500618#define SCR_GPF_BIT (UL(1) << 48)
Govindraj Raja30655132024-09-06 15:43:43 +0100619#define SCR_D128En_BIT (UL(1) << 47)
johpow016cac7242020-04-22 14:05:13 -0500620#define SCR_TWEDEL_SHIFT U(30)
621#define SCR_TWEDEL_MASK ULL(0xf)
Mark Brown062b6c62023-03-14 20:48:43 +0000622#define SCR_PIEN_BIT (UL(1) << 45)
Jayanth Dodderi Chidanand4ec4e542024-09-06 13:49:31 +0100623#define SCR_SCTLR2En_BIT (UL(1) << 44)
Mark Brownd3331602023-03-14 20:13:03 +0000624#define SCR_TCR2EN_BIT (UL(1) << 43)
Jayanth Dodderi Chidanand6d0433f2024-09-05 22:24:04 +0100625#define SCR_RCWMASKEn_BIT (UL(1) << 42)
Andre Przywara19d52a82024-08-09 17:04:22 +0100626#define SCR_ENTP2_SHIFT U(41)
627#define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT)
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400628#define SCR_TRNDR_BIT (UL(1) << 40)
Mark Brown688ab572023-03-14 21:33:04 +0000629#define SCR_GCSEn_BIT (UL(1) << 39)
johpow01dc78e622021-07-08 14:14:00 -0500630#define SCR_HXEn_BIT (UL(1) << 38)
Andre Przywara19d52a82024-08-09 17:04:22 +0100631#define SCR_ADEn_BIT (UL(1) << 37)
632#define SCR_EnAS0_BIT (UL(1) << 36)
John Powella4c39452022-03-29 00:25:59 -0500633#define SCR_AMVOFFEN_SHIFT U(35)
634#define SCR_AMVOFFEN_BIT (UL(1) << SCR_AMVOFFEN_SHIFT)
johpow016cac7242020-04-22 14:05:13 -0500635#define SCR_TWEDEn_BIT (UL(1) << 29)
johpow01873d4242020-10-02 13:41:11 -0500636#define SCR_ECVEN_BIT (UL(1) << 28)
637#define SCR_FGTEN_BIT (UL(1) << 27)
Jimmy Brissond7b5f402020-08-04 16:18:52 -0500638#define SCR_ATA_BIT (UL(1) << 26)
Zelalem Aweke77c27752021-07-09 14:20:03 -0500639#define SCR_EnSCXT_BIT (UL(1) << 25)
Jimmy Brissond7b5f402020-08-04 16:18:52 -0500640#define SCR_FIEN_BIT (UL(1) << 21)
641#define SCR_EEL2_BIT (UL(1) << 18)
642#define SCR_API_BIT (UL(1) << 17)
643#define SCR_APK_BIT (UL(1) << 16)
644#define SCR_TERR_BIT (UL(1) << 15)
645#define SCR_TWE_BIT (UL(1) << 13)
646#define SCR_TWI_BIT (UL(1) << 12)
647#define SCR_ST_BIT (UL(1) << 11)
648#define SCR_RW_BIT (UL(1) << 10)
649#define SCR_SIF_BIT (UL(1) << 9)
650#define SCR_HCE_BIT (UL(1) << 8)
651#define SCR_SMD_BIT (UL(1) << 7)
652#define SCR_EA_BIT (UL(1) << 3)
653#define SCR_FIQ_BIT (UL(1) << 2)
654#define SCR_IRQ_BIT (UL(1) << 1)
655#define SCR_NS_BIT (UL(1) << 0)
johpow01dc78e622021-07-08 14:14:00 -0500656#define SCR_VALID_BIT_MASK U(0x24000002F8F)
David Cunado18f2efd2017-04-13 22:38:29 +0100657#define SCR_RESET_VAL SCR_RES1_BITS
Achin Gupta4f6ad662013-10-25 09:08:21 +0100658
David Cunado18f2efd2017-04-13 22:38:29 +0100659/* MDCR_EL3 definitions */
Arvind Ram Prakash83271d52024-05-22 15:24:00 -0500660#define MDCR_EBWE_BIT (ULL(1) << 43)
Boyan Karatotevfc7dca72024-12-16 16:23:26 +0000661#define MDCR_E3BREC_BIT (ULL(1) << 38)
662#define MDCR_E3BREW_BIT (ULL(1) << 37)
Alexei Fedorov12f6c062021-05-14 11:21:56 +0100663#define MDCR_EnPMSN_BIT (ULL(1) << 36)
664#define MDCR_MPMX_BIT (ULL(1) << 35)
665#define MDCR_MCCD_BIT (ULL(1) << 34)
johpow01744ad972022-01-28 17:06:20 -0600666#define MDCR_SBRBE_SHIFT U(32)
Boyan Karatotevfc7dca72024-12-16 16:23:26 +0000667#define MDCR_SBRBE(x) ((x) << MDCR_SBRBE_SHIFT)
668#define MDCR_SBRBE_ALL ULL(0x3)
669#define MDCR_SBRBE_NS ULL(0x1)
Manish V Badarkhe40ff9072021-06-23 20:02:39 +0100670#define MDCR_NSTB(x) ((x) << 24)
671#define MDCR_NSTB_EL1 ULL(0x3)
Boyan Karatotevfc7dca72024-12-16 16:23:26 +0000672#define MDCR_NSTB_EL3 ULL(0x2)
Boyan Karatotevece8f7d2023-02-13 16:32:47 +0000673#define MDCR_NSTBE_BIT (ULL(1) << 26)
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000674#define MDCR_MTPME_BIT (ULL(1) << 28)
Alexei Fedorov12f6c062021-05-14 11:21:56 +0100675#define MDCR_TDCC_BIT (ULL(1) << 27)
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100676#define MDCR_SCCD_BIT (ULL(1) << 23)
Alexei Fedorov12f6c062021-05-14 11:21:56 +0100677#define MDCR_EPMAD_BIT (ULL(1) << 21)
678#define MDCR_EDAD_BIT (ULL(1) << 20)
679#define MDCR_TTRF_BIT (ULL(1) << 19)
680#define MDCR_STE_BIT (ULL(1) << 18)
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100681#define MDCR_SPME_BIT (ULL(1) << 17)
682#define MDCR_SDD_BIT (ULL(1) << 16)
dp-arm85e93ba2017-02-08 11:51:50 +0000683#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000684#define MDCR_SPD32_LEGACY ULL(0x0)
685#define MDCR_SPD32_DISABLE ULL(0x2)
686#define MDCR_SPD32_ENABLE ULL(0x3)
dp-armd832aee2017-05-23 09:32:49 +0100687#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000688#define MDCR_NSPB_EL1 ULL(0x3)
Boyan Karatotevfc7dca72024-12-16 16:23:26 +0000689#define MDCR_NSPB_EL3 ULL(0x2)
Boyan Karatotev99506fa2023-02-13 16:38:37 +0000690#define MDCR_NSPBE_BIT (ULL(1) << 11)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000691#define MDCR_TDOSA_BIT (ULL(1) << 10)
692#define MDCR_TDA_BIT (ULL(1) << 9)
693#define MDCR_TPM_BIT (ULL(1) << 6)
Boyan Karatotev33815eb2023-06-15 14:46:20 +0100694#define MDCR_EL3_RESET_VAL MDCR_MTPME_BIT
dp-arm85e93ba2017-02-08 11:51:50 +0000695
David Cunado18f2efd2017-04-13 22:38:29 +0100696/* MDCR_EL2 definitions */
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000697#define MDCR_EL2_MTPME (U(1) << 28)
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000698#define MDCR_EL2_HLP_BIT (U(1) << 26)
Manish V Badarkhe40ff9072021-06-23 20:02:39 +0100699#define MDCR_EL2_E2TB(x) ((x) << 24)
700#define MDCR_EL2_E2TB_EL1 U(0x3)
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000701#define MDCR_EL2_HCCD_BIT (U(1) << 23)
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100702#define MDCR_EL2_TTRF (U(1) << 19)
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000703#define MDCR_EL2_HPMD_BIT (U(1) << 17)
dp-armd832aee2017-05-23 09:32:49 +0100704#define MDCR_EL2_TPMS (U(1) << 14)
705#define MDCR_EL2_E2PB(x) ((x) << 12)
706#define MDCR_EL2_E2PB_EL1 U(0x3)
David Cunado18f2efd2017-04-13 22:38:29 +0100707#define MDCR_EL2_TDRA_BIT (U(1) << 11)
708#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
709#define MDCR_EL2_TDA_BIT (U(1) << 9)
710#define MDCR_EL2_TDE_BIT (U(1) << 8)
711#define MDCR_EL2_HPME_BIT (U(1) << 7)
712#define MDCR_EL2_TPM_BIT (U(1) << 6)
713#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000714#define MDCR_EL2_HPMN_MASK U(0x1f)
David Cunado18f2efd2017-04-13 22:38:29 +0100715#define MDCR_EL2_RESET_VAL U(0x0)
716
717/* HSTR_EL2 definitions */
718#define HSTR_EL2_RESET_VAL U(0x0)
719#define HSTR_EL2_T_MASK U(0xff)
720
721/* CNTHP_CTL_EL2 definitions */
722#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
723#define CNTHP_CTL_RESET_VAL U(0x0)
724
725/* VTTBR_EL2 definitions */
726#define VTTBR_RESET_VAL ULL(0x0)
727#define VTTBR_VMID_MASK ULL(0xff)
728#define VTTBR_VMID_SHIFT U(48)
729#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
730#define VTTBR_BADDR_SHIFT U(0)
dp-arm85e93ba2017-02-08 11:51:50 +0000731
Achin Gupta4f6ad662013-10-25 09:08:21 +0100732/* HCR definitions */
Gary Morrison5fb061e2021-01-27 13:08:47 -0600733#define HCR_RESET_VAL ULL(0x0)
Chris Kay33b9be62021-05-26 11:58:23 +0100734#define HCR_AMVOFFEN_SHIFT U(51)
735#define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT)
Gary Morrison5fb061e2021-01-27 13:08:47 -0600736#define HCR_TEA_BIT (ULL(1) << 47)
Jeenu Viswambharan3ff4aaa2018-08-15 14:29:29 +0100737#define HCR_API_BIT (ULL(1) << 41)
738#define HCR_APK_BIT (ULL(1) << 40)
Manish V Badarkhe45aecff2020-04-28 04:53:32 +0100739#define HCR_E2H_BIT (ULL(1) << 34)
Gary Morrison5fb061e2021-01-27 13:08:47 -0600740#define HCR_HCD_BIT (ULL(1) << 29)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000741#define HCR_TGE_BIT (ULL(1) << 27)
Varun Wadekar030567e2017-05-25 18:04:48 -0700742#define HCR_RW_SHIFT U(31)
743#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
Gary Morrison5fb061e2021-01-27 13:08:47 -0600744#define HCR_TWE_BIT (ULL(1) << 14)
745#define HCR_TWI_BIT (ULL(1) << 13)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100746#define HCR_AMO_BIT (ULL(1) << 5)
747#define HCR_IMO_BIT (ULL(1) << 4)
748#define HCR_FMO_BIT (ULL(1) << 3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100749
Gerald Lejeune6b836cf2016-03-22 11:11:46 +0100750/* ISR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700751#define ISR_A_SHIFT U(8)
752#define ISR_I_SHIFT U(7)
753#define ISR_F_SHIFT U(6)
Gerald Lejeune6b836cf2016-03-22 11:11:46 +0100754
Achin Gupta4f6ad662013-10-25 09:08:21 +0100755/* CNTHCTL_EL2 definitions */
David Cunado18f2efd2017-04-13 22:38:29 +0100756#define CNTHCTL_RESET_VAL U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -0700757#define EVNTEN_BIT (U(1) << 2)
758#define EL1PCEN_BIT (U(1) << 1)
759#define EL1PCTEN_BIT (U(1) << 0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100760
761/* CNTKCTL_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700762#define EL0PTEN_BIT (U(1) << 9)
763#define EL0VTEN_BIT (U(1) << 8)
764#define EL0PCTEN_BIT (U(1) << 0)
765#define EL0VCTEN_BIT (U(1) << 1)
766#define EVNTEN_BIT (U(1) << 2)
767#define EVNTDIR_BIT (U(1) << 3)
768#define EVNTI_SHIFT U(4)
769#define EVNTI_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100770
771/* CPTR_EL3 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700772#define TCPAC_BIT (U(1) << 31)
Chris Kay33b9be62021-05-26 11:58:23 +0100773#define TAM_SHIFT U(30)
774#define TAM_BIT (U(1) << TAM_SHIFT)
Varun Wadekar030567e2017-05-25 18:04:48 -0700775#define TTA_BIT (U(1) << 20)
johpow01dc78e622021-07-08 14:14:00 -0500776#define ESM_BIT (U(1) << 12)
Varun Wadekar030567e2017-05-25 18:04:48 -0700777#define TFP_BIT (U(1) << 10)
David Cunado1a853372017-10-20 11:30:57 +0100778#define CPTR_EZ_BIT (U(1) << 8)
johpow01dc78e622021-07-08 14:14:00 -0500779#define CPTR_EL3_RESET_VAL ((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \
780 ~(CPTR_EZ_BIT | ESM_BIT))
David Cunado18f2efd2017-04-13 22:38:29 +0100781
782/* CPTR_EL2 definitions */
783#define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
784#define CPTR_EL2_TCPAC_BIT (U(1) << 31)
Chris Kay33b9be62021-05-26 11:58:23 +0100785#define CPTR_EL2_TAM_SHIFT U(30)
786#define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT)
johpow01dc78e622021-07-08 14:14:00 -0500787#define CPTR_EL2_SMEN_MASK ULL(0x3)
788#define CPTR_EL2_SMEN_SHIFT U(24)
David Cunado18f2efd2017-04-13 22:38:29 +0100789#define CPTR_EL2_TTA_BIT (U(1) << 20)
johpow01dc78e622021-07-08 14:14:00 -0500790#define CPTR_EL2_TSM_BIT (U(1) << 12)
David Cunado18f2efd2017-04-13 22:38:29 +0100791#define CPTR_EL2_TFP_BIT (U(1) << 10)
David Cunado1a853372017-10-20 11:30:57 +0100792#define CPTR_EL2_TZ_BIT (U(1) << 8)
David Cunado18f2efd2017-04-13 22:38:29 +0100793#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100794
Manish Pandey28bbbf32021-10-06 17:28:09 +0100795/* VTCR_EL2 definitions */
johpow01dc78e622021-07-08 14:14:00 -0500796#define VTCR_RESET_VAL U(0x0)
797#define VTCR_EL2_MSA (U(1) << 31)
Manish Pandey28bbbf32021-10-06 17:28:09 +0100798
Achin Gupta4f6ad662013-10-25 09:08:21 +0100799/* CPSR/SPSR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700800#define DAIF_FIQ_BIT (U(1) << 0)
801#define DAIF_IRQ_BIT (U(1) << 1)
802#define DAIF_ABT_BIT (U(1) << 2)
803#define DAIF_DBG_BIT (U(1) << 3)
Manish Pandey30f05b42024-01-09 15:55:20 +0000804#define SPSR_V_BIT (U(1) << 28)
805#define SPSR_C_BIT (U(1) << 29)
806#define SPSR_Z_BIT (U(1) << 30)
807#define SPSR_N_BIT (U(1) << 31)
Varun Wadekar030567e2017-05-25 18:04:48 -0700808#define SPSR_DAIF_SHIFT U(6)
809#define SPSR_DAIF_MASK U(0xf)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100810
Varun Wadekar030567e2017-05-25 18:04:48 -0700811#define SPSR_AIF_SHIFT U(6)
812#define SPSR_AIF_MASK U(0x7)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100813
Varun Wadekar030567e2017-05-25 18:04:48 -0700814#define SPSR_E_SHIFT U(9)
815#define SPSR_E_MASK U(0x1)
816#define SPSR_E_LITTLE U(0x0)
817#define SPSR_E_BIG U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100818
Varun Wadekar030567e2017-05-25 18:04:48 -0700819#define SPSR_T_SHIFT U(5)
820#define SPSR_T_MASK U(0x1)
821#define SPSR_T_ARM U(0x0)
822#define SPSR_T_THUMB U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100823
Dimitris Papastamosa1781a22017-12-18 13:46:21 +0000824#define SPSR_M_SHIFT U(4)
825#define SPSR_M_MASK U(0x1)
826#define SPSR_M_AARCH64 U(0x0)
827#define SPSR_M_AARCH32 U(0x1)
Manish Pandey30f05b42024-01-09 15:55:20 +0000828#define SPSR_M_EL1H U(0x5)
Zelalem Aweke77c27752021-07-09 14:20:03 -0500829#define SPSR_M_EL2H U(0x9)
Dimitris Papastamosa1781a22017-12-18 13:46:21 +0000830
Alexei Fedorovb4292bc2020-03-03 13:31:58 +0000831#define SPSR_EL_SHIFT U(2)
832#define SPSR_EL_WIDTH U(2)
833
Manish Pandey30f05b42024-01-09 15:55:20 +0000834#define SPSR_BTYPE_SHIFT_AARCH64 U(10)
835#define SPSR_BTYPE_MASK_AARCH64 U(0x3)
836#define SPSR_SSBS_SHIFT_AARCH64 U(12)
Daniel Boulby37596fc2020-11-25 16:36:46 +0000837#define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64)
838#define SPSR_SSBS_SHIFT_AARCH32 U(23)
839#define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32)
Manish Pandey30f05b42024-01-09 15:55:20 +0000840#define SPSR_ALLINT_BIT_AARCH64 BIT_64(13)
841#define SPSR_IL_BIT BIT_64(20)
842#define SPSR_SS_BIT BIT_64(21)
Daniel Boulby37596fc2020-11-25 16:36:46 +0000843#define SPSR_PAN_BIT BIT_64(22)
Manish Pandey30f05b42024-01-09 15:55:20 +0000844#define SPSR_UAO_BIT_AARCH64 BIT_64(23)
Daniel Boulby37596fc2020-11-25 16:36:46 +0000845#define SPSR_DIT_BIT BIT(24)
Daniel Boulby37596fc2020-11-25 16:36:46 +0000846#define SPSR_TCO_BIT_AARCH64 BIT_64(25)
Manish Pandey30f05b42024-01-09 15:55:20 +0000847#define SPSR_PM_BIT_AARCH64 BIT_64(32)
848#define SPSR_PPEND_BIT BIT(33)
849#define SPSR_EXLOCK_BIT_AARCH64 BIT_64(34)
850#define SPSR_NZCV (SPSR_V_BIT | SPSR_C_BIT | SPSR_Z_BIT | SPSR_N_BIT)
John Tsichritzisc250cc32019-07-23 11:12:41 +0100851
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100852#define DISABLE_ALL_EXCEPTIONS \
853 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000854#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
855
Yatharth Kochar07570d52016-11-14 12:01:04 +0000856/*
857 * RMR_EL3 definitions
858 */
Varun Wadekar030567e2017-05-25 18:04:48 -0700859#define RMR_EL3_RR_BIT (U(1) << 1)
860#define RMR_EL3_AA64_BIT (U(1) << 0)
Yatharth Kochar07570d52016-11-14 12:01:04 +0000861
862/*
863 * HI-VECTOR address for AArch32 state
864 */
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000865#define HI_VECTOR_BASE U(0xFFFF0000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100866
867/*
Elyes Haouas1b491ee2023-02-13 09:14:48 +0100868 * TCR definitions
Achin Gupta4f6ad662013-10-25 09:08:21 +0100869 */
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000870#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Antonio Nino Diaz1a92a0e2018-08-07 19:59:49 +0100871#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Varun Wadekar030567e2017-05-25 18:04:48 -0700872#define TCR_EL1_IPS_SHIFT U(32)
Antonio Nino Diaz1a92a0e2018-08-07 19:59:49 +0100873#define TCR_EL2_PS_SHIFT U(16)
Varun Wadekar030567e2017-05-25 18:04:48 -0700874#define TCR_EL3_PS_SHIFT U(16)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100875
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100876#define TCR_TxSZ_MIN ULL(16)
877#define TCR_TxSZ_MAX ULL(39)
Sathees Balyacedfa042019-01-25 11:36:01 +0000878#define TCR_TxSZ_MAX_TTST ULL(48)
Antonio Nino Diaze8719552016-08-02 09:21:41 +0100879
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000880#define TCR_T0SZ_SHIFT U(0)
881#define TCR_T1SZ_SHIFT U(16)
882
Lin Ma73ad2572014-06-27 16:56:30 -0700883/* (internal) physical address size bits in EL3/EL1 */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100884#define TCR_PS_BITS_4GB ULL(0x0)
885#define TCR_PS_BITS_64GB ULL(0x1)
886#define TCR_PS_BITS_1TB ULL(0x2)
887#define TCR_PS_BITS_4TB ULL(0x3)
888#define TCR_PS_BITS_16TB ULL(0x4)
889#define TCR_PS_BITS_256TB ULL(0x5)
Lin Ma73ad2572014-06-27 16:56:30 -0700890
Varun Wadekar030567e2017-05-25 18:04:48 -0700891#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
892#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
893#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
894#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
895#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
896#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100897
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100898#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
899#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
900#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
901#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100902
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100903#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
904#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
905#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
906#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100907
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100908#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
909#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
910#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100911
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000912#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
913#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
914#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
915#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
916
917#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
918#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
919#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
920#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
921
922#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
923#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
924#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
925
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100926#define TCR_TG0_SHIFT U(14)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100927#define TCR_TG0_MASK ULL(3)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100928#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
929#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
930#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
931
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000932#define TCR_TG1_SHIFT U(30)
933#define TCR_TG1_MASK ULL(3)
934#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
935#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
936#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
937
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100938#define TCR_EPD0_BIT (ULL(1) << 7)
939#define TCR_EPD1_BIT (ULL(1) << 23)
Antonio Nino Diaz3388b382017-09-15 10:30:34 +0100940
Varun Wadekar030567e2017-05-25 18:04:48 -0700941#define MODE_SP_SHIFT U(0x0)
942#define MODE_SP_MASK U(0x1)
943#define MODE_SP_EL0 U(0x0)
944#define MODE_SP_ELX U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100945
Varun Wadekar030567e2017-05-25 18:04:48 -0700946#define MODE_RW_SHIFT U(0x4)
947#define MODE_RW_MASK U(0x1)
948#define MODE_RW_64 U(0x0)
949#define MODE_RW_32 U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100950
Varun Wadekar030567e2017-05-25 18:04:48 -0700951#define MODE_EL_SHIFT U(0x2)
952#define MODE_EL_MASK U(0x3)
Alexei Fedorovb4292bc2020-03-03 13:31:58 +0000953#define MODE_EL_WIDTH U(0x2)
Varun Wadekar030567e2017-05-25 18:04:48 -0700954#define MODE_EL3 U(0x3)
955#define MODE_EL2 U(0x2)
956#define MODE_EL1 U(0x1)
957#define MODE_EL0 U(0x0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100958
Varun Wadekar030567e2017-05-25 18:04:48 -0700959#define MODE32_SHIFT U(0)
960#define MODE32_MASK U(0xf)
961#define MODE32_usr U(0x0)
962#define MODE32_fiq U(0x1)
963#define MODE32_irq U(0x2)
964#define MODE32_svc U(0x3)
965#define MODE32_mon U(0x6)
966#define MODE32_abt U(0x7)
967#define MODE32_hyp U(0xa)
968#define MODE32_und U(0xb)
969#define MODE32_sys U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100970
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100971#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
972#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
973#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
974#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100975
John Tsichritzisc250cc32019-07-23 11:12:41 +0100976#define SPSR_64(el, sp, daif) \
977 (((MODE_RW_64 << MODE_RW_SHIFT) | \
978 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
979 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
980 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \
981 (~(SPSR_SSBS_BIT_AARCH64)))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100982
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100983#define SPSR_MODE32(mode, isa, endian, aif) \
John Tsichritzisc250cc32019-07-23 11:12:41 +0100984 (((MODE_RW_32 << MODE_RW_SHIFT) | \
Varun Wadekar030567e2017-05-25 18:04:48 -0700985 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
986 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
987 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
John Tsichritzisc250cc32019-07-23 11:12:41 +0100988 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \
989 (~(SPSR_SSBS_BIT_AARCH32)))
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100990
Dan Handleyce4c8202015-03-30 17:15:16 +0100991/*
Isla Mitchell9fce2722017-08-07 11:20:13 +0100992 * TTBR Definitions
993 */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100994#define TTBR_CNP_BIT ULL(0x1)
Isla Mitchell9fce2722017-08-07 11:20:13 +0100995
996/*
Dan Handleyce4c8202015-03-30 17:15:16 +0100997 * CTR_EL0 definitions
998 */
Varun Wadekar030567e2017-05-25 18:04:48 -0700999#define CTR_CWG_SHIFT U(24)
1000#define CTR_CWG_MASK U(0xf)
1001#define CTR_ERG_SHIFT U(20)
1002#define CTR_ERG_MASK U(0xf)
1003#define CTR_DMINLINE_SHIFT U(16)
1004#define CTR_DMINLINE_MASK U(0xf)
1005#define CTR_L1IP_SHIFT U(14)
1006#define CTR_L1IP_MASK U(0x3)
1007#define CTR_IMINLINE_SHIFT U(0)
1008#define CTR_IMINLINE_MASK U(0xf)
Dan Handleyce4c8202015-03-30 17:15:16 +01001009
Varun Wadekar030567e2017-05-25 18:04:48 -07001010#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Achin Gupta4f6ad662013-10-25 09:08:21 +01001011
Achin Guptafa9c08b2014-05-09 12:00:17 +01001012/* Physical timer control register bit fields shifts and masks */
johpow01873d4242020-10-02 13:41:11 -05001013#define CNTP_CTL_ENABLE_SHIFT U(0)
1014#define CNTP_CTL_IMASK_SHIFT U(1)
1015#define CNTP_CTL_ISTATUS_SHIFT U(2)
Achin Guptafa9c08b2014-05-09 12:00:17 +01001016
johpow01873d4242020-10-02 13:41:11 -05001017#define CNTP_CTL_ENABLE_MASK U(1)
1018#define CNTP_CTL_IMASK_MASK U(1)
1019#define CNTP_CTL_ISTATUS_MASK U(1)
Achin Guptafa9c08b2014-05-09 12:00:17 +01001020
Varun Wadekardd4f0882018-06-18 16:15:51 -07001021/* Physical timer control macros */
1022#define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT)
1023#define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT)
1024
Achin Gupta4f6ad662013-10-25 09:08:21 +01001025/* Exception Syndrome register bits and bobs */
Varun Wadekar030567e2017-05-25 18:04:48 -07001026#define ESR_EC_SHIFT U(26)
1027#define ESR_EC_MASK U(0x3f)
1028#define ESR_EC_LENGTH U(6)
Justin Chadwell1f461972019-08-20 11:01:52 +01001029#define ESR_ISS_SHIFT U(0)
1030#define ESR_ISS_LENGTH U(25)
Manish Pandey30f05b42024-01-09 15:55:20 +00001031#define ESR_IL_BIT (U(1) << 25)
Varun Wadekar030567e2017-05-25 18:04:48 -07001032#define EC_UNKNOWN U(0x0)
1033#define EC_WFE_WFI U(0x1)
1034#define EC_AARCH32_CP15_MRC_MCR U(0x3)
1035#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
1036#define EC_AARCH32_CP14_MRC_MCR U(0x5)
1037#define EC_AARCH32_CP14_LDC_STC U(0x6)
1038#define EC_FP_SIMD U(0x7)
1039#define EC_AARCH32_CP10_MRC U(0x8)
1040#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
1041#define EC_ILLEGAL U(0xe)
1042#define EC_AARCH32_SVC U(0x11)
1043#define EC_AARCH32_HVC U(0x12)
1044#define EC_AARCH32_SMC U(0x13)
1045#define EC_AARCH64_SVC U(0x15)
1046#define EC_AARCH64_HVC U(0x16)
1047#define EC_AARCH64_SMC U(0x17)
1048#define EC_AARCH64_SYS U(0x18)
Manish Pandey6d22b082023-10-11 11:52:24 +01001049#define EC_IMP_DEF_EL3 U(0x1f)
Varun Wadekar030567e2017-05-25 18:04:48 -07001050#define EC_IABORT_LOWER_EL U(0x20)
1051#define EC_IABORT_CUR_EL U(0x21)
1052#define EC_PC_ALIGN U(0x22)
1053#define EC_DABORT_LOWER_EL U(0x24)
1054#define EC_DABORT_CUR_EL U(0x25)
1055#define EC_SP_ALIGN U(0x26)
1056#define EC_AARCH32_FP U(0x28)
1057#define EC_AARCH64_FP U(0x2c)
1058#define EC_SERROR U(0x2f)
Justin Chadwell1f461972019-08-20 11:01:52 +01001059#define EC_BRK U(0x3c)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001060
Jeenu Viswambharan76454ab2017-11-30 12:54:15 +00001061/*
1062 * External Abort bit in Instruction and Data Aborts synchronous exception
1063 * syndromes.
1064 */
1065#define ESR_ISS_EABORT_EA_BIT U(9)
1066
Varun Wadekar030567e2017-05-25 18:04:48 -07001067#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001068
Vignesh Radhakrishnana9e02602017-03-03 10:58:05 -08001069/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
Varun Wadekar030567e2017-05-25 18:04:48 -07001070#define RMR_RESET_REQUEST_SHIFT U(0x1)
1071#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Vignesh Radhakrishnana9e02602017-03-03 10:58:05 -08001072
Dan Handley5f0cdb02014-05-14 17:44:19 +01001073/*******************************************************************************
Antonio Nino Diaz0b64f4e2017-02-27 17:23:54 +00001074 * Definitions of register offsets, fields and macros for CPU system
1075 * instructions.
1076 ******************************************************************************/
1077
Varun Wadekar030567e2017-05-25 18:04:48 -07001078#define TLBI_ADDR_SHIFT U(12)
Antonio Nino Diaz0b64f4e2017-02-27 17:23:54 +00001079#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
1080#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
1081
1082/*******************************************************************************
Dan Handley5f0cdb02014-05-14 17:44:19 +01001083 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
1084 * system level implementation of the Generic Timer.
1085 ******************************************************************************/
Soby Mathew342d6222018-06-11 16:21:30 +01001086#define CNTCTLBASE_CNTFRQ U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -07001087#define CNTNSAR U(0x4)
1088#define CNTNSAR_NS_SHIFT(x) (x)
Dan Handley5f0cdb02014-05-14 17:44:19 +01001089
Varun Wadekar030567e2017-05-25 18:04:48 -07001090#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
1091#define CNTACR_RPCT_SHIFT U(0x0)
1092#define CNTACR_RVCT_SHIFT U(0x1)
1093#define CNTACR_RFRQ_SHIFT U(0x2)
1094#define CNTACR_RVOFF_SHIFT U(0x3)
1095#define CNTACR_RWVT_SHIFT U(0x4)
1096#define CNTACR_RWPT_SHIFT U(0x5)
Dan Handley5f0cdb02014-05-14 17:44:19 +01001097
Soby Mathew342d6222018-06-11 16:21:30 +01001098/*******************************************************************************
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001099 * Definitions of register offsets and fields in the CNTBaseN Frame of the
Soby Mathew342d6222018-06-11 16:21:30 +01001100 * system level implementation of the Generic Timer.
1101 ******************************************************************************/
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001102/* Physical Count register. */
1103#define CNTPCT_LO U(0x0)
1104/* Counter Frequency register. */
1105#define CNTBASEN_CNTFRQ U(0x10)
1106/* Physical Timer CompareValue register. */
1107#define CNTP_CVAL_LO U(0x20)
1108/* Physical Timer Control register. */
1109#define CNTP_CTL U(0x2c)
Soby Mathew342d6222018-06-11 16:21:30 +01001110
David Cunado495f3d32016-10-31 17:37:34 +00001111/* PMCR_EL0 definitions */
David Cunado3e61b2b2017-10-02 17:41:39 +01001112#define PMCR_EL0_RESET_VAL U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -07001113#define PMCR_EL0_N_SHIFT U(11)
1114#define PMCR_EL0_N_MASK U(0x1f)
David Cunado495f3d32016-10-31 17:37:34 +00001115#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
Alexei Fedorove290a8fc2019-08-13 15:17:53 +01001116#define PMCR_EL0_LP_BIT (U(1) << 7)
David Cunado3e61b2b2017-10-02 17:41:39 +01001117#define PMCR_EL0_LC_BIT (U(1) << 6)
1118#define PMCR_EL0_DP_BIT (U(1) << 5)
1119#define PMCR_EL0_X_BIT (U(1) << 4)
1120#define PMCR_EL0_D_BIT (U(1) << 3)
Alexei Fedorove290a8fc2019-08-13 15:17:53 +01001121#define PMCR_EL0_C_BIT (U(1) << 2)
1122#define PMCR_EL0_P_BIT (U(1) << 1)
1123#define PMCR_EL0_E_BIT (U(1) << 0)
David Cunado495f3d32016-10-31 17:37:34 +00001124
Isla Mitchell04880e32017-07-21 14:44:36 +01001125/*******************************************************************************
David Cunado1a853372017-10-20 11:30:57 +01001126 * Definitions for system register interface to SVE
1127 ******************************************************************************/
1128#define ZCR_EL3 S3_6_C1_C2_0
1129#define ZCR_EL2 S3_4_C1_C2_0
1130
1131/* ZCR_EL3 definitions */
1132#define ZCR_EL3_LEN_MASK U(0xf)
1133
1134/* ZCR_EL2 definitions */
1135#define ZCR_EL2_LEN_MASK U(0xf)
1136
1137/*******************************************************************************
johpow01dc78e622021-07-08 14:14:00 -05001138 * Definitions for system register interface to SME as needed in EL3
1139 ******************************************************************************/
1140#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
1141#define SMCR_EL3 S3_6_C1_C2_6
1142
1143/* ID_AA64SMFR0_EL1 definitions */
Jayanth Dodderi Chidanand45007ac2023-03-06 23:56:14 +00001144#define ID_AA64SMFR0_EL1_SME_FA64_SHIFT U(63)
1145#define ID_AA64SMFR0_EL1_SME_FA64_MASK U(0x1)
Sona Mathew9e51f152024-03-11 15:58:15 -05001146#define SME_FA64_IMPLEMENTED U(0x1)
Jayanth Dodderi Chidanand03d3c0d2022-11-08 10:31:07 +00001147#define ID_AA64SMFR0_EL1_SME_VER_SHIFT U(55)
1148#define ID_AA64SMFR0_EL1_SME_VER_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -05001149#define SME_INST_IMPLEMENTED ULL(0x0)
1150#define SME2_INST_IMPLEMENTED ULL(0x1)
johpow01dc78e622021-07-08 14:14:00 -05001151
1152/* SMCR_ELx definitions */
1153#define SMCR_ELX_LEN_SHIFT U(0)
Jayanth Dodderi Chidanand03d3c0d2022-11-08 10:31:07 +00001154#define SMCR_ELX_LEN_MAX U(0x1ff)
johpow01dc78e622021-07-08 14:14:00 -05001155#define SMCR_ELX_FA64_BIT (U(1) << 31)
Jayanth Dodderi Chidanand03d3c0d2022-11-08 10:31:07 +00001156#define SMCR_ELX_EZT0_BIT (U(1) << 30)
johpow01dc78e622021-07-08 14:14:00 -05001157
1158/*******************************************************************************
Isla Mitchell04880e32017-07-21 14:44:36 +01001159 * Definitions of MAIR encodings for device and normal memory
1160 ******************************************************************************/
1161/*
1162 * MAIR encodings for device memory attributes.
1163 */
1164#define MAIR_DEV_nGnRnE ULL(0x0)
1165#define MAIR_DEV_nGnRE ULL(0x4)
1166#define MAIR_DEV_nGRE ULL(0x8)
1167#define MAIR_DEV_GRE ULL(0xc)
1168
1169/*
1170 * MAIR encodings for normal memory attributes.
1171 *
1172 * Cache Policy
1173 * WT: Write Through
1174 * WB: Write Back
1175 * NC: Non-Cacheable
1176 *
1177 * Transient Hint
1178 * NTR: Non-Transient
1179 * TR: Transient
1180 *
1181 * Allocation Policy
1182 * RA: Read Allocate
1183 * WA: Write Allocate
1184 * RWA: Read and Write Allocate
1185 * NA: No Allocation
1186 */
1187#define MAIR_NORM_WT_TR_WA ULL(0x1)
1188#define MAIR_NORM_WT_TR_RA ULL(0x2)
1189#define MAIR_NORM_WT_TR_RWA ULL(0x3)
1190#define MAIR_NORM_NC ULL(0x4)
1191#define MAIR_NORM_WB_TR_WA ULL(0x5)
1192#define MAIR_NORM_WB_TR_RA ULL(0x6)
1193#define MAIR_NORM_WB_TR_RWA ULL(0x7)
1194#define MAIR_NORM_WT_NTR_NA ULL(0x8)
1195#define MAIR_NORM_WT_NTR_WA ULL(0x9)
1196#define MAIR_NORM_WT_NTR_RA ULL(0xa)
1197#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
1198#define MAIR_NORM_WB_NTR_NA ULL(0xc)
1199#define MAIR_NORM_WB_NTR_WA ULL(0xd)
1200#define MAIR_NORM_WB_NTR_RA ULL(0xe)
1201#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
1202
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001203#define MAIR_NORM_OUTER_SHIFT U(4)
Isla Mitchell04880e32017-07-21 14:44:36 +01001204
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001205#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
1206 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Isla Mitchell04880e32017-07-21 14:44:36 +01001207
Jeenu Viswambharan781f4aa2017-10-19 09:15:15 +01001208/* PAR_EL1 fields */
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001209#define PAR_F_SHIFT U(0)
1210#define PAR_F_MASK ULL(0x1)
Govindraj Raja30655132024-09-06 15:43:43 +01001211
1212#define PAR_D128_ADDR_MASK GENMASK(55, 12) /* 44-bits-wide page address */
1213#define PAR_ADDR_MASK GENMASK(51, 12) /* 40-bits-wide page address */
Jeenu Viswambharan781f4aa2017-10-19 09:15:15 +01001214
Dimitris Papastamos281a08c2017-10-13 12:06:06 +01001215/*******************************************************************************
1216 * Definitions for system register interface to SPE
1217 ******************************************************************************/
1218#define PMBLIMITR_EL1 S3_0_C9_C10_0
1219
Dimitris Papastamos380559c2017-10-12 13:02:29 +01001220/*******************************************************************************
Rohit Mathewed804402022-11-11 18:45:11 +00001221 * Definitions for system register interface, shifts and masks for MPAM
Jeenu Viswambharan5f835912018-07-31 16:13:33 +01001222 ******************************************************************************/
1223#define MPAMIDR_EL1 S3_0_C10_C4_4
1224#define MPAM2_EL2 S3_4_C10_C5_0
1225#define MPAMHCR_EL2 S3_4_C10_C4_0
1226#define MPAM3_EL3 S3_6_C10_C5_0
1227
Andre Przywara9448f2b2022-11-17 16:42:09 +00001228#define MPAMIDR_EL1_VPMR_MAX_SHIFT ULL(18)
1229#define MPAMIDR_EL1_VPMR_MAX_MASK ULL(0x7)
Jeenu Viswambharan5f835912018-07-31 16:13:33 +01001230/*******************************************************************************
johpow01873d4242020-10-02 13:41:11 -05001231 * Definitions for system register interface to AMU for FEAT_AMUv1
Dimitris Papastamos380559c2017-10-12 13:02:29 +01001232 ******************************************************************************/
1233#define AMCR_EL0 S3_3_C13_C2_0
1234#define AMCFGR_EL0 S3_3_C13_C2_1
1235#define AMCGCR_EL0 S3_3_C13_C2_2
1236#define AMUSERENR_EL0 S3_3_C13_C2_3
1237#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
1238#define AMCNTENSET0_EL0 S3_3_C13_C2_5
1239#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
1240#define AMCNTENSET1_EL0 S3_3_C13_C3_1
1241
1242/* Activity Monitor Group 0 Event Counter Registers */
1243#define AMEVCNTR00_EL0 S3_3_C13_C4_0
1244#define AMEVCNTR01_EL0 S3_3_C13_C4_1
1245#define AMEVCNTR02_EL0 S3_3_C13_C4_2
1246#define AMEVCNTR03_EL0 S3_3_C13_C4_3
1247
1248/* Activity Monitor Group 0 Event Type Registers */
1249#define AMEVTYPER00_EL0 S3_3_C13_C6_0
1250#define AMEVTYPER01_EL0 S3_3_C13_C6_1
1251#define AMEVTYPER02_EL0 S3_3_C13_C6_2
1252#define AMEVTYPER03_EL0 S3_3_C13_C6_3
1253
Dimitris Papastamos0767d502017-11-13 09:49:45 +00001254/* Activity Monitor Group 1 Event Counter Registers */
1255#define AMEVCNTR10_EL0 S3_3_C13_C12_0
1256#define AMEVCNTR11_EL0 S3_3_C13_C12_1
1257#define AMEVCNTR12_EL0 S3_3_C13_C12_2
1258#define AMEVCNTR13_EL0 S3_3_C13_C12_3
1259#define AMEVCNTR14_EL0 S3_3_C13_C12_4
1260#define AMEVCNTR15_EL0 S3_3_C13_C12_5
1261#define AMEVCNTR16_EL0 S3_3_C13_C12_6
1262#define AMEVCNTR17_EL0 S3_3_C13_C12_7
1263#define AMEVCNTR18_EL0 S3_3_C13_C13_0
1264#define AMEVCNTR19_EL0 S3_3_C13_C13_1
1265#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
1266#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
1267#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
1268#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
1269#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
1270#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
1271
1272/* Activity Monitor Group 1 Event Type Registers */
1273#define AMEVTYPER10_EL0 S3_3_C13_C14_0
1274#define AMEVTYPER11_EL0 S3_3_C13_C14_1
1275#define AMEVTYPER12_EL0 S3_3_C13_C14_2
1276#define AMEVTYPER13_EL0 S3_3_C13_C14_3
1277#define AMEVTYPER14_EL0 S3_3_C13_C14_4
1278#define AMEVTYPER15_EL0 S3_3_C13_C14_5
1279#define AMEVTYPER16_EL0 S3_3_C13_C14_6
1280#define AMEVTYPER17_EL0 S3_3_C13_C14_7
1281#define AMEVTYPER18_EL0 S3_3_C13_C15_0
1282#define AMEVTYPER19_EL0 S3_3_C13_C15_1
1283#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
1284#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
1285#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
1286#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
1287#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
1288#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
1289
Chris Kay33b9be62021-05-26 11:58:23 +01001290/* AMCNTENSET0_EL0 definitions */
1291#define AMCNTENSET0_EL0_Pn_SHIFT U(0)
1292#define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff)
1293
1294/* AMCNTENSET1_EL0 definitions */
1295#define AMCNTENSET1_EL0_Pn_SHIFT U(0)
1296#define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff)
1297
1298/* AMCNTENCLR0_EL0 definitions */
1299#define AMCNTENCLR0_EL0_Pn_SHIFT U(0)
1300#define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff)
1301
1302/* AMCNTENCLR1_EL0 definitions */
1303#define AMCNTENCLR1_EL0_Pn_SHIFT U(0)
1304#define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff)
1305
Alexei Fedorovf3ccf032020-07-14 08:17:56 +01001306/* AMCFGR_EL0 definitions */
1307#define AMCFGR_EL0_NCG_SHIFT U(28)
1308#define AMCFGR_EL0_NCG_MASK U(0xf)
1309#define AMCFGR_EL0_N_SHIFT U(0)
1310#define AMCFGR_EL0_N_MASK U(0xff)
1311
Dimitris Papastamos0767d502017-11-13 09:49:45 +00001312/* AMCGCR_EL0 definitions */
Chris Kay81e2ff12021-05-25 12:33:18 +01001313#define AMCGCR_EL0_CG0NC_SHIFT U(0)
1314#define AMCGCR_EL0_CG0NC_MASK U(0xff)
Dimitris Papastamos0767d502017-11-13 09:49:45 +00001315#define AMCGCR_EL0_CG1NC_SHIFT U(8)
Dimitris Papastamos0767d502017-11-13 09:49:45 +00001316#define AMCGCR_EL0_CG1NC_MASK U(0xff)
1317
Jeenu Viswambharan5f835912018-07-31 16:13:33 +01001318/* MPAM register definitions */
1319#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Arvind Ram Prakashedebefb2023-10-11 12:10:56 -05001320#define MPAM3_EL3_TRAPLOWER_BIT (ULL(1) << 62)
Louis Mayencourt537fa852019-02-11 11:25:50 +00001321#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
Arvind Ram Prakashedebefb2023-10-11 12:10:56 -05001322#define MPAM3_EL3_RESET_VAL MPAM3_EL3_TRAPLOWER_BIT
Louis Mayencourt537fa852019-02-11 11:25:50 +00001323
1324#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
1325#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Jeenu Viswambharan5f835912018-07-31 16:13:33 +01001326
1327#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1328
Jeenu Viswambharan14c60162018-04-04 16:07:11 +01001329/*******************************************************************************
johpow01873d4242020-10-02 13:41:11 -05001330 * Definitions for system register interface to AMU for FEAT_AMUv1p1
1331 ******************************************************************************/
1332
1333/* Definition for register defining which virtual offsets are implemented. */
1334#define AMCG1IDR_EL0 S3_3_C13_C2_6
1335#define AMCG1IDR_CTR_MASK ULL(0xffff)
1336#define AMCG1IDR_CTR_SHIFT U(0)
1337#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1338#define AMCG1IDR_VOFF_SHIFT U(16)
1339
1340/* New bit added to AMCR_EL0 */
Chris Kay33b9be62021-05-26 11:58:23 +01001341#define AMCR_CG1RZ_SHIFT U(17)
1342#define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT)
johpow01873d4242020-10-02 13:41:11 -05001343
1344/*
1345 * Definitions for virtual offset registers for architected activity monitor
1346 * event counters.
1347 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist.
1348 */
1349#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1350#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1351#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1352
1353/*
1354 * Definitions for virtual offset registers for auxiliary activity monitor event
1355 * counters.
1356 */
1357#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1358#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1359#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1360#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1361#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1362#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1363#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1364#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1365#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1366#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1367#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1368#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1369#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1370#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1371#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1372#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1373
1374/*******************************************************************************
Zelalem Aweke81c272b2021-07-08 16:51:14 -05001375 * Realm management extension register definitions
1376 ******************************************************************************/
Zelalem Aweke81c272b2021-07-08 16:51:14 -05001377#define GPCCR_EL3 S3_6_C2_C1_6
Zelalem Aweke81c272b2021-07-08 16:51:14 -05001378#define GPTBR_EL3 S3_6_C2_C1_4
1379
Andre Przywara78f56ee2023-03-28 16:55:06 +01001380#define SCXTNUM_EL2 S3_4_C13_C0_7
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001381#define SCXTNUM_EL1 S3_0_C13_C0_7
1382#define SCXTNUM_EL0 S3_3_C13_C0_7
Andre Przywara78f56ee2023-03-28 16:55:06 +01001383
Zelalem Aweke81c272b2021-07-08 16:51:14 -05001384/*******************************************************************************
Jeenu Viswambharan14c60162018-04-04 16:07:11 +01001385 * RAS system registers
Sathees Balya65849aa2018-12-06 13:33:24 +00001386 ******************************************************************************/
Jeenu Viswambharan14c60162018-04-04 16:07:11 +01001387#define DISR_EL1 S3_0_C12_C1_1
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001388#define DISR_A_BIT U(31)
Jeenu Viswambharan14c60162018-04-04 16:07:11 +01001389
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +00001390#define ERRIDR_EL1 S3_0_C5_C3_0
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001391#define ERRIDR_MASK U(0xffff)
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +00001392
1393#define ERRSELR_EL1 S3_0_C5_C3_1
1394
1395/* System register access to Standard Error Record registers */
1396#define ERXFR_EL1 S3_0_C5_C4_0
1397#define ERXCTLR_EL1 S3_0_C5_C4_1
1398#define ERXSTATUS_EL1 S3_0_C5_C4_2
1399#define ERXADDR_EL1 S3_0_C5_C4_3
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001400#define ERXPFGF_EL1 S3_0_C5_C4_4
1401#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1402#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Jan Dabros30125ea2018-08-30 13:52:23 +02001403#define ERXMISC0_EL1 S3_0_C5_C5_0
1404#define ERXMISC1_EL1 S3_0_C5_C5_1
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +00001405
johpow01af220eb2022-03-09 16:23:04 -06001406#define ERXCTLR_ED_SHIFT U(0)
1407#define ERXCTLR_ED_BIT (U(1) << ERXCTLR_ED_SHIFT)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001408#define ERXCTLR_UE_BIT (U(1) << 4)
1409
1410#define ERXPFGCTL_UC_BIT (U(1) << 1)
1411#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1412#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
1413
1414/*******************************************************************************
1415 * Armv8.3 Pointer Authentication Registers
Sathees Balya65849aa2018-12-06 13:33:24 +00001416 ******************************************************************************/
Antonio Nino Diaz52839622019-01-31 11:58:00 +00001417#define APIAKeyLo_EL1 S3_0_C2_C1_0
1418#define APIAKeyHi_EL1 S3_0_C2_C1_1
1419#define APIBKeyLo_EL1 S3_0_C2_C1_2
1420#define APIBKeyHi_EL1 S3_0_C2_C1_3
1421#define APDAKeyLo_EL1 S3_0_C2_C2_0
1422#define APDAKeyHi_EL1 S3_0_C2_C2_1
1423#define APDBKeyLo_EL1 S3_0_C2_C2_2
1424#define APDBKeyHi_EL1 S3_0_C2_C2_3
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001425#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz52839622019-01-31 11:58:00 +00001426#define APGAKeyHi_EL1 S3_0_C2_C3_1
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001427
Sathees Balya65849aa2018-12-06 13:33:24 +00001428/*******************************************************************************
1429 * Armv8.4 Data Independent Timing Registers
1430 ******************************************************************************/
1431#define DIT S3_3_C4_C2_5
1432#define DIT_BIT BIT(24)
1433
John Tsichritzis80744482019-03-04 16:41:26 +00001434/*******************************************************************************
1435 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1436 ******************************************************************************/
1437#define SSBS S3_3_C4_C2_6
1438
Justin Chadwell9dd94382019-07-18 14:25:33 +01001439/*******************************************************************************
1440 * Armv8.5 - Memory Tagging Extension Registers
1441 ******************************************************************************/
1442#define TFSRE0_EL1 S3_0_C5_C6_1
1443#define TFSR_EL1 S3_0_C5_C6_0
1444#define RGSR_EL1 S3_0_C1_C0_5
1445#define GCR_EL1 S3_0_C1_C0_6
1446
Harrison Mutai33c665a2024-01-02 16:55:44 +00001447#define GCR_EL1_RRND_BIT (UL(1) << 16)
1448
Madhukar Pappireddy9cf7f352019-10-30 14:24:39 -05001449/*******************************************************************************
Andre Przywara1ae75522022-11-21 17:07:25 +00001450 * Armv8.5 - Random Number Generator Registers
1451 ******************************************************************************/
1452#define RNDR S3_3_C2_C4_0
1453#define RNDRRS S3_3_C2_C4_1
1454
1455/*******************************************************************************
johpow01cb4ec472021-08-04 19:38:18 -05001456 * FEAT_HCX - Extended Hypervisor Configuration Register
1457 ******************************************************************************/
johpow01dc78e622021-07-08 14:14:00 -05001458#define HCRX_EL2 S3_4_C1_C2_2
Juan Pablo Condeddb615b2023-02-22 10:09:52 -06001459#define HCRX_EL2_MSCEn_BIT (UL(1) << 11)
1460#define HCRX_EL2_MCE2_BIT (UL(1) << 10)
1461#define HCRX_EL2_CMOW_BIT (UL(1) << 9)
1462#define HCRX_EL2_VFNMI_BIT (UL(1) << 8)
1463#define HCRX_EL2_VINMI_BIT (UL(1) << 7)
1464#define HCRX_EL2_TALLINT_BIT (UL(1) << 6)
1465#define HCRX_EL2_SMPME_BIT (UL(1) << 5)
johpow01dc78e622021-07-08 14:14:00 -05001466#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1467#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1468#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1469#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1470#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
Juan Pablo Condeddb615b2023-02-22 10:09:52 -06001471#define HCRX_EL2_INIT_VAL ULL(0x0)
johpow01cb4ec472021-08-04 19:38:18 -05001472
1473/*******************************************************************************
Juan Pablo Conde4a530b42023-07-10 16:00:41 -05001474 * FEAT_FGT - Definitions for Fine-Grained Trap registers
1475 ******************************************************************************/
1476#define HFGITR_EL2_INIT_VAL ULL(0x180000000000000)
1477#define HFGRTR_EL2_INIT_VAL ULL(0xC4000000000000)
1478#define HFGWTR_EL2_INIT_VAL ULL(0xC4000000000000)
1479
1480/*******************************************************************************
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001481 * FEAT_TCR2 - Extended Translation Control Registers
Mark Brownd3331602023-03-14 20:13:03 +00001482 ******************************************************************************/
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001483#define TCR2_EL1 S3_0_C2_C0_3
Mark Brownd3331602023-03-14 20:13:03 +00001484#define TCR2_EL2 S3_4_C2_C0_3
1485
1486/*******************************************************************************
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001487 * Permission indirection and overlay Registers
Mark Brown062b6c62023-03-14 20:48:43 +00001488 ******************************************************************************/
1489
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001490#define PIRE0_EL1 S3_0_C10_C2_2
Mark Brown062b6c62023-03-14 20:48:43 +00001491#define PIRE0_EL2 S3_4_C10_C2_2
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001492#define PIR_EL1 S3_0_C10_C2_3
Mark Brown062b6c62023-03-14 20:48:43 +00001493#define PIR_EL2 S3_4_C10_C2_3
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001494#define POR_EL1 S3_0_C10_C2_4
Mark Brown062b6c62023-03-14 20:48:43 +00001495#define POR_EL2 S3_4_C10_C2_4
1496#define S2PIR_EL2 S3_4_C10_C2_5
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001497#define S2POR_EL1 S3_0_C10_C2_5
Mark Brown062b6c62023-03-14 20:48:43 +00001498
1499/*******************************************************************************
Mark Brown688ab572023-03-14 21:33:04 +00001500 * FEAT_GCS - Guarded Control Stack Registers
1501 ******************************************************************************/
1502#define GCSCR_EL2 S3_4_C2_C5_0
1503#define GCSPR_EL2 S3_4_C2_C5_1
Manish Pandey30f05b42024-01-09 15:55:20 +00001504#define GCSCR_EL1 S3_0_C2_C5_0
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001505#define GCSCRE0_EL1 S3_0_C2_C5_2
1506#define GCSPR_EL1 S3_0_C2_C5_1
1507#define GCSPR_EL0 S3_3_C2_C5_1
Manish Pandey30f05b42024-01-09 15:55:20 +00001508
1509#define GCSCR_EXLOCK_EN_BIT (UL(1) << 6)
Mark Brown688ab572023-03-14 21:33:04 +00001510
1511/*******************************************************************************
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001512 * FEAT_TRF - Trace Filter Control Registers
1513 ******************************************************************************/
1514#define TRFCR_EL2 S3_4_C1_C2_1
1515#define TRFCR_EL1 S3_0_C1_C2_1
1516
1517/*******************************************************************************
Jayanth Dodderi Chidanand6d0433f2024-09-05 22:24:04 +01001518 * FEAT_THE - Translation Hardening Extension Registers
1519 ******************************************************************************/
1520#define RCWMASK_EL1 S3_0_C13_C0_6
1521#define RCWSMASK_EL1 S3_0_C13_C0_3
1522
1523/*******************************************************************************
Jayanth Dodderi Chidanand4ec4e542024-09-06 13:49:31 +01001524 * FEAT_SCTLR2 - Extension to SCTLR_ELx Registers
1525 ******************************************************************************/
1526#define SCTLR2_EL2 S3_4_C1_C0_3
1527#define SCTLR2_EL1 S3_0_C1_C0_3
1528
1529/*******************************************************************************
Andre Przywara19d52a82024-08-09 17:04:22 +01001530 * FEAT_LS64_ACCDATA - LoadStore64B with status data
1531 ******************************************************************************/
1532#define ACCDATA_EL1 S3_0_C13_C0_5
1533
1534/*******************************************************************************
Madhukar Pappireddy9cf7f352019-10-30 14:24:39 -05001535 * Definitions for DynamicIQ Shared Unit registers
1536 ******************************************************************************/
1537#define CLUSTERPWRDN_EL1 S3_0_c15_c3_6
1538
Arvind Ram Prakasha57e18e2024-11-11 14:32:37 -06001539/*******************************************************************************
1540 * FEAT_FPMR - Floating point Mode Register
1541 ******************************************************************************/
1542#define FPMR S3_3_C4_C4_2
1543
Madhukar Pappireddy9cf7f352019-10-30 14:24:39 -05001544/* CLUSTERPWRDN_EL1 register definitions */
1545#define DSU_CLUSTER_PWR_OFF 0
1546#define DSU_CLUSTER_PWR_ON 1
1547#define DSU_CLUSTER_PWR_MASK U(1)
Jacky Bai278beb82023-09-13 09:21:40 +08001548#define DSU_CLUSTER_MEM_RET BIT(1)
Madhukar Pappireddy9cf7f352019-10-30 14:24:39 -05001549
Chris Kay68120782021-05-05 13:38:30 +01001550/*******************************************************************************
1551 * Definitions for CPU Power/Performance Management registers
1552 ******************************************************************************/
1553
1554#define CPUPPMCR_EL3 S3_6_C15_C2_0
1555#define CPUPPMCR_EL3_MPMMPINCTL_SHIFT UINT64_C(0)
1556#define CPUPPMCR_EL3_MPMMPINCTL_MASK UINT64_C(0x1)
1557
1558#define CPUMPMMCR_EL3 S3_6_C15_C2_1
1559#define CPUMPMMCR_EL3_MPMM_EN_SHIFT UINT64_C(0)
1560#define CPUMPMMCR_EL3_MPMM_EN_MASK UINT64_C(0x1)
1561
Andre Przywara387b8802022-11-25 14:10:13 +00001562/* alternative system register encoding for the "sb" speculation barrier */
1563#define SYSREG_SB S0_3_C3_C0_7
1564
Arvind Ram Prakashf99a69c2023-12-21 00:25:52 -06001565#define CLUSTERPMCR_EL1 S3_0_C15_C5_0
1566#define CLUSTERPMCNTENSET_EL1 S3_0_C15_C5_1
1567#define CLUSTERPMCCNTR_EL1 S3_0_C15_C6_0
1568#define CLUSTERPMOVSSET_EL1 S3_0_C15_C5_3
1569#define CLUSTERPMOVSCLR_EL1 S3_0_C15_C5_4
1570#define CLUSTERPMSELR_EL1 S3_0_C15_C5_5
1571#define CLUSTERPMXEVTYPER_EL1 S3_0_C15_C6_1
1572#define CLUSTERPMXEVCNTR_EL1 S3_0_C15_C6_2
1573
1574#define CLUSTERPMCR_E_BIT BIT(0)
1575#define CLUSTERPMCR_N_SHIFT U(11)
1576#define CLUSTERPMCR_N_MASK U(0x1f)
1577
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +01001578#endif /* ARCH_H */