blob: 78a4889e7cb676bfecb5e64fc905f4ba6d710464 [file] [log] [blame]
Jit Loon Lim7931d332023-05-17 12:26:11 +08001/*
2 * Copyright (c) 2019-2021, ARM Limited and Contributors. All rights reserved.
3 * Copyright (c) 2019-2023, Intel Corporation. All rights reserved.
Sieu Mun Tang3eb56402024-07-20 00:43:43 +08004 * Copyright (c) 2024, Altera Corporation. All rights reserved.
Jit Loon Lim7931d332023-05-17 12:26:11 +08005 *
6 * SPDX-License-Identifier: BSD-3-Clause
7 */
8
9#include <assert.h>
10#include <arch.h>
11#include <arch_helpers.h>
12#include <common/bl_common.h>
13#include <common/debug.h>
14#include <common/desc_image_load.h>
15#include <drivers/cadence/cdns_sdmmc.h>
16#include <drivers/generic_delay_timer.h>
17#include <drivers/synopsys/dw_mmc.h>
18#include <drivers/ti/uart/uart_16550.h>
19#include <lib/mmio.h>
20#include <lib/xlat_tables/xlat_tables_v2.h>
21
22#include "agilex5_clock_manager.h"
Sieu Mun Tangce21a1a2024-08-26 22:51:16 +080023#include "agilex5_ddr.h"
Jit Loon Lim7931d332023-05-17 12:26:11 +080024#include "agilex5_memory_controller.h"
25#include "agilex5_mmc.h"
26#include "agilex5_pinmux.h"
Sieu Mun Tangb3d28502024-08-27 00:01:51 +080027#include "agilex5_power_manager.h"
Jit Loon Lim7931d332023-05-17 12:26:11 +080028#include "agilex5_system_manager.h"
29#include "ccu/ncore_ccu.h"
30#include "combophy/combophy.h"
31#include "nand/nand.h"
32#include "qspi/cadence_qspi.h"
33#include "sdmmc/sdmmc.h"
34#include "socfpga_emac.h"
35#include "socfpga_f2sdram_manager.h"
36#include "socfpga_handoff.h"
37#include "socfpga_mailbox.h"
38#include "socfpga_private.h"
39#include "socfpga_reset_manager.h"
Mahesh Rao6cbe2c52023-08-22 17:26:23 +080040#include "socfpga_ros.h"
Sieu Mun Tang3eb56402024-07-20 00:43:43 +080041#include "socfpga_vab.h"
Jit Loon Lim7931d332023-05-17 12:26:11 +080042#include "wdt/watchdog.h"
43
44
45/* Declare mmc_info */
46static struct mmc_device_info mmc_info;
47
48/* Declare cadence idmac descriptor */
49extern struct cdns_idmac_desc cdns_desc[8] __aligned(32);
50
51const mmap_region_t agilex_plat_mmap[] = {
52 MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE,
53 MT_MEMORY | MT_RW | MT_NS),
54 MAP_REGION_FLAT(PSS_BASE, PSS_SIZE,
55 MT_DEVICE | MT_RW | MT_NS),
56 MAP_REGION_FLAT(MPFE_BASE, MPFE_SIZE,
57 MT_DEVICE | MT_RW | MT_SECURE),
58 MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE,
59 MT_NON_CACHEABLE | MT_RW | MT_SECURE),
60 MAP_REGION_FLAT(CCU_BASE, CCU_SIZE,
61 MT_DEVICE | MT_RW | MT_SECURE),
62 MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE,
63 MT_DEVICE | MT_RW | MT_NS),
64 MAP_REGION_FLAT(GIC_BASE, GIC_SIZE,
65 MT_DEVICE | MT_RW | MT_SECURE),
66 {0},
67};
68
69boot_source_type boot_source = BOOT_SOURCE;
70
Sieu Mun Tangfa1e92c2024-10-24 19:23:42 +080071void bl2_el3_early_platform_setup(u_register_t x0 __unused,
72 u_register_t x1 __unused,
73 u_register_t x2 __unused,
74 u_register_t x3 __unused)
Jit Loon Lim7931d332023-05-17 12:26:11 +080075{
76 static console_t console;
Sieu Mun Tangb3d28502024-08-27 00:01:51 +080077 handoff reverse_handoff_ptr;
Jit Loon Lim7931d332023-05-17 12:26:11 +080078
Sieu Mun Tangb3d28502024-08-27 00:01:51 +080079 /* Enable nonsecure access for peripherals and other misc components */
Jit Loon Lim7931d332023-05-17 12:26:11 +080080 enable_nonsecure_access();
81
Sieu Mun Tangb3d28502024-08-27 00:01:51 +080082 /* Bring all the required peripherals out of reset */
Jit Loon Lim7931d332023-05-17 12:26:11 +080083 deassert_peripheral_reset();
Sieu Mun Tangce21a1a2024-08-26 22:51:16 +080084
Sieu Mun Tangb3d28502024-08-27 00:01:51 +080085 /*
86 * Initialize the UART console early in BL2 EL3 boot flow to get
87 * the error/notice messages wherever required.
88 */
89 console_16550_register(PLAT_INTEL_UART_BASE, PLAT_UART_CLOCK,
90 PLAT_BAUDRATE, &console);
91
92 /* Generic delay timer init */
93 generic_delay_timer_init();
94
95 socfpga_delay_timer_init();
96
97 /* Get the handoff data */
98 if ((socfpga_get_handoff(&reverse_handoff_ptr)) != 0) {
Sieu Mun Tangfa1e92c2024-10-24 19:23:42 +080099 ERROR("SOCFPGA: Failed to get the correct handoff data\n");
Sieu Mun Tangb3d28502024-08-27 00:01:51 +0800100 panic();
101 }
102
Sieu Mun Tangfa1e92c2024-10-24 19:23:42 +0800103 /* Configure the pinmux */
104 config_pinmux(&reverse_handoff_ptr);
105
106 /* Configure the clock manager */
107 if ((config_clkmgr_handoff(&reverse_handoff_ptr)) != 0) {
108 ERROR("SOCFPGA: Failed to initialize the clock manager\n");
109 panic();
110 }
111
Sieu Mun Tangb3d28502024-08-27 00:01:51 +0800112 /* Configure power manager PSS SRAM power gate */
113 config_pwrmgr_handoff(&reverse_handoff_ptr);
114
115 /* Initialize the mailbox to enable communication between HPS and SDM */
116 mailbox_init();
117
Sieu Mun Tangfa1e92c2024-10-24 19:23:42 +0800118 /* Perform a handshake with certain peripherals before issuing a reset */
119 config_hps_hs_before_warm_reset();
120
121 /* TODO: watchdog init */
122 //watchdog_init(clkmgr_get_rate(CLKMGR_WDT_CLK_ID));
123
124 /* Initialize the CCU module for hardware cache coherency */
125 init_ncore_ccu();
126
127 socfpga_emac_init();
128
Sieu Mun Tangce21a1a2024-08-26 22:51:16 +0800129 /* DDR and IOSSM driver init */
130 agilex5_ddr_init(&reverse_handoff_ptr);
131
Jit Loon Lim7931d332023-05-17 12:26:11 +0800132 if (combo_phy_init(&reverse_handoff_ptr) != 0) {
Sieu Mun Tangfa1e92c2024-10-24 19:23:42 +0800133 ERROR("SOCFPGA: Combo Phy initialization failed\n");
Jit Loon Lim7931d332023-05-17 12:26:11 +0800134 }
135
Sieu Mun Tangb3d28502024-08-27 00:01:51 +0800136 /* Enable FPGA bridges as required */
Sieu Mun Tangb7276642023-12-22 00:26:42 +0800137 if (!intel_mailbox_is_fpga_not_ready()) {
138 socfpga_bridges_enable(SOC2FPGA_MASK | LWHPS2FPGA_MASK |
Sieu Mun Tangb3d28502024-08-27 00:01:51 +0800139 FPGA2SOC_MASK | F2SDRAM0_MASK);
Sieu Mun Tangb7276642023-12-22 00:26:42 +0800140 }
Jit Loon Lim7931d332023-05-17 12:26:11 +0800141}
142
143void bl2_el3_plat_arch_setup(void)
144{
145 handoff reverse_handoff_ptr;
Mahesh Rao6cbe2c52023-08-22 17:26:23 +0800146 unsigned long offset = 0;
Jit Loon Lim7931d332023-05-17 12:26:11 +0800147
Sieu Mun Tange60bedd2024-10-25 09:22:00 +0800148 struct cdns_sdmmc_params params = EMMC_INIT_PARAMS((uintptr_t) &cdns_desc,
149 clkmgr_get_rate(CLKMGR_SDMMC_CLK_ID));
Jit Loon Lim7931d332023-05-17 12:26:11 +0800150
151 mmc_info.mmc_dev_type = MMC_DEVICE_TYPE;
152 mmc_info.ocr_voltage = OCR_3_3_3_4 | OCR_3_2_3_3;
153
154 /* Request ownership and direct access to QSPI */
155 mailbox_hps_qspi_enable();
156
157 switch (boot_source) {
158 case BOOT_SOURCE_SDMMC:
159 NOTICE("SDMMC boot\n");
160 sdmmc_init(&reverse_handoff_ptr, &params, &mmc_info);
Mahesh Rao6cbe2c52023-08-22 17:26:23 +0800161 socfpga_io_setup(boot_source, PLAT_SDMMC_DATA_BASE);
Jit Loon Lim7931d332023-05-17 12:26:11 +0800162 break;
163
164 case BOOT_SOURCE_QSPI:
165 NOTICE("QSPI boot\n");
166 cad_qspi_init(0, QSPI_CONFIG_CPHA, QSPI_CONFIG_CPOL,
167 QSPI_CONFIG_CSDA, QSPI_CONFIG_CSDADS,
168 QSPI_CONFIG_CSEOT, QSPI_CONFIG_CSSOT, 0);
Mahesh Rao6cbe2c52023-08-22 17:26:23 +0800169 if (ros_qspi_get_ssbl_offset(&offset) != ROS_RET_OK) {
170 offset = PLAT_QSPI_DATA_BASE;
171 }
172 socfpga_io_setup(boot_source, offset);
Jit Loon Lim7931d332023-05-17 12:26:11 +0800173 break;
174
175 case BOOT_SOURCE_NAND:
176 NOTICE("NAND boot\n");
177 nand_init(&reverse_handoff_ptr);
Mahesh Rao6cbe2c52023-08-22 17:26:23 +0800178 socfpga_io_setup(boot_source, PLAT_NAND_DATA_BASE);
Jit Loon Lim7931d332023-05-17 12:26:11 +0800179 break;
180
181 default:
182 ERROR("Unsupported boot source\n");
183 panic();
184 break;
185 }
186}
187
188uint32_t get_spsr_for_bl33_entry(void)
189{
190 unsigned long el_status;
191 unsigned int mode;
192 uint32_t spsr;
193
194 /* Figure out what mode we enter the non-secure world in */
195 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
196 el_status &= ID_AA64PFR0_ELX_MASK;
197
198 mode = (el_status) ? MODE_EL2 : MODE_EL1;
199
200 /*
201 * TODO: Consider the possibility of specifying the SPSR in
202 * the FIP ToC and allowing the platform to have a say as
203 * well.
204 */
205 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
206 return spsr;
207}
208
209int bl2_plat_handle_post_image_load(unsigned int image_id)
210{
211 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
212
213 assert(bl_mem_params);
214
Sieu Mun Tang3eb56402024-07-20 00:43:43 +0800215#if SOCFPGA_SECURE_VAB_AUTH
216 /*
217 * VAB Authentication start here.
218 * If failed to authenticate, shall not proceed to process BL31 and hang.
219 */
220 int ret = 0;
221
222 ret = socfpga_vab_init(image_id);
223 if (ret < 0) {
224 ERROR("SOCFPGA VAB Authentication failed\n");
225 wfi();
226 }
227#endif
228
Jit Loon Lim7931d332023-05-17 12:26:11 +0800229 switch (image_id) {
230 case BL33_IMAGE_ID:
231 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
232 bl_mem_params->ep_info.spsr = get_spsr_for_bl33_entry();
233 break;
234 default:
235 break;
236 }
237
238 return 0;
239}
240
241/*******************************************************************************
242 * Perform any BL3-1 platform setup code
243 ******************************************************************************/
244void bl2_platform_setup(void)
245{
246}