blob: 58db4e84ef57677f0f6826018cdd4916359439b7 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Rohit Mathew86e48592023-12-20 17:29:18 +00002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Manish V Badarkhe7fb9bcd2020-05-30 17:40:44 +01007#include <assert.h>
8
Alexei Fedorov4a135bc2020-07-13 14:59:02 +01009#include <common/debug.h>
Manish V Badarkhe7fb9bcd2020-05-30 17:40:44 +010010#include <common/desc_image_load.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000011#include <drivers/arm/sp804_delay_timer.h>
Rohit Mathew86e48592023-12-20 17:29:18 +000012#include <fvp_pas_def.h>
Manish V Badarkhe7fb9bcd2020-05-30 17:40:44 +010013#include <lib/fconf/fconf.h>
14#include <lib/fconf/fconf_dyn_cfg_getter.h>
Harrison Mutai94c90ac2023-08-08 15:10:07 +010015#include <lib/transfer_list.h>
Manish V Badarkhe7fb9bcd2020-05-30 17:40:44 +010016
Antonio Nino Diazbd9344f2019-01-25 14:30:04 +000017#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000018#include <plat/common/platform.h>
Antonio Nino Diaz234bc7f2019-01-15 14:19:50 +000019#include <platform_def.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000020
Dan Handley5f0cdb02014-05-14 17:44:19 +010021#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010022
Rohit Mathew86e48592023-12-20 17:29:18 +000023#if ENABLE_RME
24/*
25 * The GPT library might modify the gpt regions structure to optimize
26 * the layout, so the array cannot be constant.
27 */
28static pas_region_t pas_regions[] = {
29 ARM_PAS_KERNEL,
30 ARM_PAS_SECURE,
31 ARM_PAS_REALM,
32 ARM_PAS_EL3_DRAM,
33 ARM_PAS_GPTS,
34 ARM_PAS_KERNEL_1
35};
36
37static const arm_gpt_info_t arm_gpt_info = {
38 .pas_region_base = pas_regions,
39 .pas_region_count = (unsigned int)ARRAY_SIZE(pas_regions),
40 .l0_base = (uintptr_t)ARM_L0_GPT_BASE,
41 .l1_base = (uintptr_t)ARM_L1_GPT_BASE,
42 .l0_size = (size_t)ARM_L0_GPT_SIZE,
43 .l1_size = (size_t)ARM_L1_GPT_SIZE,
44 .pps = GPCCR_PPS_64GB,
45 .pgs = GPCCR_PGS_4K
46};
47#endif
48
Soby Mathew0c306cc2018-01-10 15:59:31 +000049void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
Achin Gupta4f6ad662013-10-25 09:08:21 +010050{
Soby Mathewcab0b5b2018-01-15 14:45:33 +000051 arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);
Achin Gupta4f6ad662013-10-25 09:08:21 +010052
53 /* Initialize the platform config for future decision making */
Dan Handley17a387a2014-05-15 14:53:30 +010054 fvp_config_setup();
Vikram Kanigiri6871c5d2014-05-16 18:48:12 +010055}
Ryan Harkinb49b3222015-03-17 14:54:01 +000056
57void bl2_platform_setup(void)
58{
59 arm_bl2_platform_setup();
60
Alexei Fedorov1b597c22019-08-16 14:15:59 +010061 /* Initialize System level generic or SP804 timer */
62 fvp_timer_init();
Ryan Harkinb49b3222015-03-17 14:54:01 +000063}
Manish V Badarkhe7fb9bcd2020-05-30 17:40:44 +010064
Rohit Mathew86e48592023-12-20 17:29:18 +000065#if ENABLE_RME
66const arm_gpt_info_t *plat_arm_get_gpt_info(void)
67{
68 return &arm_gpt_info;
69}
70#endif /* ENABLE_RME */
71
Manish V Badarkhe7fb9bcd2020-05-30 17:40:44 +010072/*******************************************************************************
73 * This function returns the list of executable images
74 ******************************************************************************/
75struct bl_params *plat_get_next_bl_params(void)
76{
77 struct bl_params *arm_bl_params;
Harrison Mutai568d4062023-09-29 11:05:32 +010078 bl_mem_params_node_t *param_node __unused;
Harrison Mutaia5566f62023-12-01 15:50:00 +000079 const struct dyn_cfg_dtb_info_t *fw_config_info __unused;
80 const struct dyn_cfg_dtb_info_t *hw_config_info __unused;
81 entry_point_info_t *ep __unused;
82 uint32_t next_exe_img_id __unused;
83 uintptr_t fw_config_base __unused;
Manish V Badarkhe7fb9bcd2020-05-30 17:40:44 +010084
85 arm_bl_params = arm_get_next_bl_params();
86
Manish V Badarkhe39f0b862022-03-15 16:05:58 +000087#if __aarch64__
Manish V Badarkhe7fb9bcd2020-05-30 17:40:44 +010088 /* Get BL31 image node */
89 param_node = get_bl_mem_params_node(BL31_IMAGE_ID);
Manish V Badarkhe39f0b862022-03-15 16:05:58 +000090#else /* aarch32 */
91 /* Get SP_MIN image node */
92 param_node = get_bl_mem_params_node(BL32_IMAGE_ID);
93#endif /* __aarch64__ */
Manish V Badarkhe7fb9bcd2020-05-30 17:40:44 +010094 assert(param_node != NULL);
95
Harrison Mutaia5566f62023-12-01 15:50:00 +000096#if TRANSFER_LIST
97 arm_bl_params->head = &param_node->params_node_mem;
98 arm_bl_params->head->ep_info = &param_node->ep_info;
99 arm_bl_params->head->image_id = param_node->image_id;
100
101 arm_bl2_setup_next_ep_info(param_node);
102#elif !RESET_TO_BL2 && !EL3_PAYLOAD_BASE
103 fw_config_base = 0UL;
104
Harrison Mutai568d4062023-09-29 11:05:32 +0100105 /* Update the next image's ep info with the FW config address */
Manish V Badarkhe7fb9bcd2020-05-30 17:40:44 +0100106 fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, FW_CONFIG_ID);
107 assert(fw_config_info != NULL);
108
109 fw_config_base = fw_config_info->config_addr;
Manish V Badarkhe39f0b862022-03-15 16:05:58 +0000110 assert(fw_config_base != 0UL);
Manish V Badarkhe7fb9bcd2020-05-30 17:40:44 +0100111
Harrison Mutai568d4062023-09-29 11:05:32 +0100112 param_node->ep_info.args.arg1 = (uint32_t)fw_config_base;
Manish V Badarkhe39f0b862022-03-15 16:05:58 +0000113
Harrison Mutai568d4062023-09-29 11:05:32 +0100114 /* Update BL33's ep info with the NS HW config address */
115 param_node = get_bl_mem_params_node(BL33_IMAGE_ID);
116 assert(param_node != NULL);
117
Manish V Badarkhe39f0b862022-03-15 16:05:58 +0000118 hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID);
Manish V Badarkhea42b4262022-05-04 17:21:22 +0100119 assert(hw_config_info != NULL);
Manish V Badarkhe39f0b862022-03-15 16:05:58 +0000120
Harrison Mutai568d4062023-09-29 11:05:32 +0100121 param_node->ep_info.args.arg1 = hw_config_info->secondary_config_addr;
Harrison Mutai94c90ac2023-08-08 15:10:07 +0100122#endif /* TRANSFER_LIST */
Manish V Badarkhe7fb9bcd2020-05-30 17:40:44 +0100123
124 return arm_bl_params;
125}
Harrison Mutaied567202023-10-18 09:58:48 +0100126
127int bl2_plat_handle_post_image_load(unsigned int image_id)
128{
Harrison Mutaia5566f62023-12-01 15:50:00 +0000129#if !RESET_TO_BL2 && !EL3_PAYLOAD_BASE && !TRANSFER_LIST
Harrison Mutai568d4062023-09-29 11:05:32 +0100130 if (image_id == HW_CONFIG_ID) {
Harrison Mutaia5566f62023-12-01 15:50:00 +0000131 const struct dyn_cfg_dtb_info_t *hw_config_info __unused;
Harrison Mutai568d4062023-09-29 11:05:32 +0100132 struct transfer_list_entry *te __unused;
Harrison Mutaia5566f62023-12-01 15:50:00 +0000133 bl_mem_params_node_t *param_node __unused;
Harrison Mutai568d4062023-09-29 11:05:32 +0100134
Harrison Mutaia5566f62023-12-01 15:50:00 +0000135 param_node = get_bl_mem_params_node(image_id);
Harrison Mutai568d4062023-09-29 11:05:32 +0100136 assert(param_node != NULL);
137
138 hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID);
139 assert(hw_config_info != NULL);
140
Harrison Mutai568d4062023-09-29 11:05:32 +0100141 memcpy((void *)hw_config_info->secondary_config_addr,
142 (void *)hw_config_info->config_addr,
143 (size_t)param_node->image_info.image_size);
144
145 /*
146 * Ensure HW-config device tree is committed to memory, as the HW-Config
147 * might be used without cache and MMU enabled at BL33.
148 */
149 flush_dcache_range(hw_config_info->secondary_config_addr,
150 param_node->image_info.image_size);
Harrison Mutai568d4062023-09-29 11:05:32 +0100151 }
Harrison Mutaia5566f62023-12-01 15:50:00 +0000152#endif /* !RESET_TO_BL2 && !EL3_PAYLOAD_BASE && !TRANSFER_LIST*/
Harrison Mutai568d4062023-09-29 11:05:32 +0100153
Harrison Mutaied567202023-10-18 09:58:48 +0100154 return arm_bl2_plat_handle_post_image_load(image_id);
155}