blob: f44be5c6f0e627e4d97e4d1f90a8861e974f8a54 [file] [log] [blame]
Dan Handleyb4315302015-03-19 18:58:55 +00001/*
Rakshit Goyaleab1ed52024-04-29 11:03:20 +05302 * Copyright (c) 2015-2025, Arm Limited and Contributors. All rights reserved.
Dan Handleyb4315302015-03-19 18:58:55 +00003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handleyb4315302015-03-19 18:58:55 +00005 */
6
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00007#include <assert.h>
8
Dan Handleyb4315302015-03-19 18:58:55 +00009#include <arch.h>
Rakshit Goyal1547e5e2024-09-25 11:49:12 +053010#include <arch_features.h>
Dan Handleyb4315302015-03-19 18:58:55 +000011#include <arch_helpers.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000012#include <common/bl_common.h>
13#include <common/debug.h>
14#include <drivers/console.h>
Ambroise Vincent992f0912019-07-12 13:47:03 +010015#include <lib/debugfs.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000016#include <lib/extensions/ras.h>
Harrison Mutaia5566f62023-12-01 15:50:00 +000017#include <lib/fconf/fconf.h>
johpow01f19dc622021-06-16 17:57:28 -050018#include <lib/gpt_rme/gpt_rme.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000019#include <lib/mmio.h>
Harrison Mutaia5566f62023-12-01 15:50:00 +000020#if TRANSFER_LIST
Harrison Mutaib5d07402025-05-13 14:01:05 +000021#include <transfer_list.h>
Harrison Mutaia5566f62023-12-01 15:50:00 +000022#endif
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000023#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diazbd9344f2019-01-25 14:30:04 +000024#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000025#include <plat/common/platform.h>
Antonio Nino Diaz234bc7f2019-01-15 14:19:50 +000026#include <platform_def.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000027
Harrison Mutaid5705712024-09-23 11:15:12 +000028struct transfer_list_header *secure_tl;
29struct transfer_list_header *ns_tl __unused;
Harrison Mutaife94a212024-07-12 14:23:02 +000030
Dan Handleyb4315302015-03-19 18:58:55 +000031/*
32 * Placeholder variables for copying the arguments that have been passed to
Juan Castillod1786372015-12-14 09:35:25 +000033 * BL31 from BL2.
Dan Handleyb4315302015-03-19 18:58:55 +000034 */
35static entry_point_info_t bl32_image_ep_info;
36static entry_point_info_t bl33_image_ep_info;
AlexeiFedorovb0f1c842025-01-24 15:53:50 +000037
Zelalem Aweke9d870b72021-07-11 18:39:39 -050038#if ENABLE_RME
39static entry_point_info_t rmm_image_ep_info;
AlexeiFedorovb0f1c842025-01-24 15:53:50 +000040#if (RME_GPT_BITLOCK_BLOCK == 0)
41#define BITLOCK_BASE UL(0)
42#define BITLOCK_SIZE UL(0)
43#else
44/*
45 * Number of bitlock_t entries in bitlocks array for PLAT_ARM_PPS
46 * with RME_GPT_BITLOCK_BLOCK * 512MB per bitlock.
47 */
48#if (PLAT_ARM_PPS > (RME_GPT_BITLOCK_BLOCK * SZ_512M * UL(8)))
49#define BITLOCKS_NUM (PLAT_ARM_PPS) / \
50 (RME_GPT_BITLOCK_BLOCK * SZ_512M * UL(8))
51#else
52#define BITLOCKS_NUM U(1)
Zelalem Aweke9d870b72021-07-11 18:39:39 -050053#endif
AlexeiFedorovb0f1c842025-01-24 15:53:50 +000054/*
55 * Bitlocks array
56 */
57static bitlock_t gpt_bitlock[BITLOCKS_NUM];
58#define BITLOCK_BASE (uintptr_t)gpt_bitlock
59#define BITLOCK_SIZE sizeof(gpt_bitlock)
60#endif /* RME_GPT_BITLOCK_BLOCK */
61#endif /* ENABLE_RME */
Dan Handleyb4315302015-03-19 18:58:55 +000062
Soby Mathewfc922ca2018-10-14 08:13:44 +010063#if !RESET_TO_BL31
Soby Mathewc099cd32018-06-01 16:53:38 +010064/*
Manish V Badarkhe04e06972020-05-31 10:17:59 +010065 * Check that BL31_BASE is above ARM_FW_CONFIG_LIMIT. The reserved page
Soby Mathewc099cd32018-06-01 16:53:38 +010066 * is required for SOC_FW_CONFIG/TOS_FW_CONFIG passed from BL2.
67 */
Harrison Mutaia5566f62023-12-01 15:50:00 +000068#if TRANSFER_LIST
69CASSERT(BL31_BASE >= PLAT_ARM_EL3_FW_HANDOFF_LIMIT, assert_bl31_base_overflows);
70#else
Manish V Badarkhe04e06972020-05-31 10:17:59 +010071CASSERT(BL31_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl31_base_overflows);
Harrison Mutaia5566f62023-12-01 15:50:00 +000072#endif /* TRANSFER_LIST */
73#endif /* RESET_TO_BL31 */
Dan Handleyb4315302015-03-19 18:58:55 +000074
75/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew0c306cc2018-01-10 15:59:31 +000076#pragma weak bl31_early_platform_setup2
Dan Handleyb4315302015-03-19 18:58:55 +000077#pragma weak bl31_platform_setup
78#pragma weak bl31_plat_arch_setup
79#pragma weak bl31_plat_get_next_image_ep_info
Madhukar Pappireddy28b2d862023-03-22 15:40:40 -050080#pragma weak bl31_plat_runtime_setup
Dan Handleyb4315302015-03-19 18:58:55 +000081
Daniel Boulbycb4adb02018-09-18 11:52:49 +010082#define MAP_BL31_TOTAL MAP_REGION_FLAT( \
Soby Mathewfc922ca2018-10-14 08:13:44 +010083 BL31_START, \
84 BL31_END - BL31_START, \
Zelalem Aweke4bb72c42021-07-12 22:33:55 -050085 MT_MEMORY | MT_RW | EL3_PAS)
Daniel Boulbycb4adb02018-09-18 11:52:49 +010086#if RECLAIM_INIT_CODE
87IMPORT_SYM(unsigned long, __INIT_CODE_START__, BL_INIT_CODE_BASE);
Alexei Fedorovfa1fdb22020-07-21 17:07:45 +010088IMPORT_SYM(unsigned long, __INIT_CODE_END__, BL_CODE_END_UNALIGNED);
David Horstmann3ed56062020-10-14 15:17:49 +010089IMPORT_SYM(unsigned long, __STACKS_END__, BL_STACKS_END_UNALIGNED);
Alexei Fedorovfa1fdb22020-07-21 17:07:45 +010090
91#define BL_INIT_CODE_END ((BL_CODE_END_UNALIGNED + PAGE_SIZE - 1) & \
92 ~(PAGE_SIZE - 1))
David Horstmann3ed56062020-10-14 15:17:49 +010093#define BL_STACKS_END ((BL_STACKS_END_UNALIGNED + PAGE_SIZE - 1) & \
94 ~(PAGE_SIZE - 1))
Daniel Boulbycb4adb02018-09-18 11:52:49 +010095
96#define MAP_BL_INIT_CODE MAP_REGION_FLAT( \
97 BL_INIT_CODE_BASE, \
98 BL_INIT_CODE_END \
99 - BL_INIT_CODE_BASE, \
Zelalem Aweke4bb72c42021-07-12 22:33:55 -0500100 MT_CODE | EL3_PAS)
Daniel Boulbycb4adb02018-09-18 11:52:49 +0100101#endif
Dan Handleyb4315302015-03-19 18:58:55 +0000102
Madhukar Pappireddy0c1f1972020-01-27 15:38:26 -0600103#if SEPARATE_NOBITS_REGION
104#define MAP_BL31_NOBITS MAP_REGION_FLAT( \
105 BL31_NOBITS_BASE, \
106 BL31_NOBITS_LIMIT \
107 - BL31_NOBITS_BASE, \
Zelalem Aweke4bb72c42021-07-12 22:33:55 -0500108 MT_MEMORY | MT_RW | EL3_PAS)
Madhukar Pappireddy0c1f1972020-01-27 15:38:26 -0600109
110#endif
Dan Handleyb4315302015-03-19 18:58:55 +0000111/*******************************************************************************
112 * Return a pointer to the 'entry_point_info' structure of the next image for the
Juan Castillod1786372015-12-14 09:35:25 +0000113 * security state specified. BL33 corresponds to the non-secure image type
114 * while BL32 corresponds to the secure image type. A NULL pointer is returned
Dan Handleyb4315302015-03-19 18:58:55 +0000115 * if the image does not exist.
116 ******************************************************************************/
Sandrine Bailleux6c77e742018-07-11 12:44:22 +0200117struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
Dan Handleyb4315302015-03-19 18:58:55 +0000118{
119 entry_point_info_t *next_image_info;
120
121 assert(sec_state_is_valid(type));
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500122 if (type == NON_SECURE) {
Harrison Mutaife94a212024-07-12 14:23:02 +0000123#if TRANSFER_LIST && !RESET_TO_BL31
124 next_image_info = transfer_list_set_handoff_args(
125 ns_tl, &bl33_image_ep_info);
126#else
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500127 next_image_info = &bl33_image_ep_info;
Harrison Mutaife94a212024-07-12 14:23:02 +0000128#endif
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500129 }
130#if ENABLE_RME
131 else if (type == REALM) {
132 next_image_info = &rmm_image_ep_info;
133 }
134#endif
135 else {
Harrison Mutaia852fa12025-02-21 11:52:48 +0000136#if TRANSFER_LIST && !RESET_TO_BL31
137 next_image_info = transfer_list_set_handoff_args(
138 secure_tl, &bl32_image_ep_info);
139#else
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500140 next_image_info = &bl32_image_ep_info;
Harrison Mutaia852fa12025-02-21 11:52:48 +0000141#endif
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500142 }
143
Dan Handleyb4315302015-03-19 18:58:55 +0000144 /*
145 * None of the images on the ARM development platforms can have 0x0
146 * as the entrypoint
147 */
148 if (next_image_info->pc)
149 return next_image_info;
150 else
151 return NULL;
152}
153
154/*******************************************************************************
Juan Castillod1786372015-12-14 09:35:25 +0000155 * Perform any BL31 early platform setup common to ARM standard platforms.
Dan Handleyb4315302015-03-19 18:58:55 +0000156 * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
John Tsichritzisa6238322018-09-14 10:34:57 +0100157 * in BL2 & EL3 in BL1) before they are lost (potentially). This needs to be
Dan Handleyb4315302015-03-19 18:58:55 +0000158 * done before the MMU is initialized so that the memory layout can be used
159 * while creating page tables. BL2 has flushed this information to memory, so
160 * we are guaranteed to pick up good data.
161 ******************************************************************************/
Harrison Mutaia5566f62023-12-01 15:50:00 +0000162void __init arm_bl31_early_platform_setup(u_register_t arg0, u_register_t arg1,
163 u_register_t arg2, u_register_t arg3)
164{
Jayanth Dodderi Chidanandb6e6e2e2025-03-20 12:06:08 +0000165#if TRANSFER_LIST
Harrison Mutai1a0ebff2024-05-02 12:40:20 +0000166#if RESET_TO_BL31
167 /* Populate entry point information for BL33 */
168 SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
169 /*
170 * Tell BL31 where the non-trusted software image
171 * is located and the entry state information
172 */
173 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
174
175 bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
176 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
177
Harrison Mutai2329e222024-08-28 13:27:19 +0000178 bl33_image_ep_info.args.arg0 = PLAT_ARM_TRANSFER_LIST_DTB_OFFSET;
Harrison Mutaife94a212024-07-12 14:23:02 +0000179 bl33_image_ep_info.args.arg1 =
180 TRANSFER_LIST_HANDOFF_X1_VALUE(REGISTER_CONVENTION_VERSION);
Harrison Mutai1a0ebff2024-05-02 12:40:20 +0000181 bl33_image_ep_info.args.arg3 = FW_NS_HANDOFF_BASE;
182#else
Harrison Mutaia5566f62023-12-01 15:50:00 +0000183 struct transfer_list_entry *te = NULL;
184 struct entry_point_info *ep;
185
186 secure_tl = (struct transfer_list_header *)arg3;
187
188 /*
189 * Populate the global entry point structures used to execute subsequent
190 * images.
191 */
192 while ((te = transfer_list_next(secure_tl, te)) != NULL) {
193 ep = transfer_list_entry_data(te);
194
195 if (te->tag_id == TL_TAG_EXEC_EP_INFO64) {
196 switch (GET_SECURITY_STATE(ep->h.attr)) {
197 case NON_SECURE:
198 bl33_image_ep_info = *ep;
199 break;
200#if ENABLE_RME
201 case REALM:
202 rmm_image_ep_info = *ep;
203 break;
204#endif
205 case SECURE:
206 bl32_image_ep_info = *ep;
207 break;
208 default:
209 ERROR("Unrecognized Image Security State %lu\n",
210 GET_SECURITY_STATE(ep->h.attr));
211 panic();
212 }
213 }
214 }
Harrison Mutai1a0ebff2024-05-02 12:40:20 +0000215#endif /* RESET_TO_BL31 */
Jayanth Dodderi Chidanandb6e6e2e2025-03-20 12:06:08 +0000216#else /* (!TRANSFER_LIST) */
Dan Handleyb4315302015-03-19 18:58:55 +0000217#if RESET_TO_BL31
Juan Castillod1786372015-12-14 09:35:25 +0000218 /* There are no parameters from BL2 if BL31 is a reset vector */
Jayanth Dodderi Chidanand307a5332025-04-03 18:04:34 +0100219 assert((uintptr_t)arg0 == 0U);
220 assert((uintptr_t)arg3 == 0U);
Dan Handleyb4315302015-03-19 18:58:55 +0000221
Antonio Nino Diazb726c162018-05-11 11:15:10 +0100222# ifdef BL32_BASE
Juan Castillod1786372015-12-14 09:35:25 +0000223 /* Populate entry point information for BL32 */
Dan Handleyb4315302015-03-19 18:58:55 +0000224 SET_PARAM_HEAD(&bl32_image_ep_info,
225 PARAM_EP,
226 VERSION_1,
227 0);
228 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
229 bl32_image_ep_info.pc = BL32_BASE;
230 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
Manish Pandeycc9cb292020-07-16 00:38:59 +0100231
232#if defined(SPD_spmd)
Rakshit Goyaleab1ed52024-04-29 11:03:20 +0530233 bl32_image_ep_info.args.arg0 = ARM_SPMC_MANIFEST_BASE;
Manish Pandeycc9cb292020-07-16 00:38:59 +0100234#endif
235
Antonio Nino Diazb726c162018-05-11 11:15:10 +0100236# endif /* BL32_BASE */
Dan Handleyb4315302015-03-19 18:58:55 +0000237
Juan Castillod1786372015-12-14 09:35:25 +0000238 /* Populate entry point information for BL33 */
Dan Handleyb4315302015-03-19 18:58:55 +0000239 SET_PARAM_HEAD(&bl33_image_ep_info,
240 PARAM_EP,
241 VERSION_1,
242 0);
243 /*
Juan Castillod1786372015-12-14 09:35:25 +0000244 * Tell BL31 where the non-trusted software image
Dan Handleyb4315302015-03-19 18:58:55 +0000245 * is located and the entry state information
246 */
247 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
Soby Mathew48ac1df2016-05-09 17:20:10 +0100248
Harrison Mutai8946bb02025-07-08 11:22:15 +0000249#if ARM_LINUX_KERNEL_AS_BL33
250 bl33_image_ep_info.args.arg0 = ARM_PRELOADED_DTB_BASE;
251 bl33_image_ep_info.args.arg1 = 0U;
252 bl33_image_ep_info.args.arg2 = 0U;
253 bl33_image_ep_info.args.arg3 = 0U;
254#endif /* ARM_LINUX_KERNEL_AS_BL33 */
255
Dan Handleyb4315302015-03-19 18:58:55 +0000256 bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
257 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
258
Javier Almansa Sobrino8c980a42021-11-24 18:37:37 +0000259#if ENABLE_RME
260 /*
261 * Populate entry point information for RMM.
262 * Only PC needs to be set as other fields are determined by RMMD.
263 */
264 rmm_image_ep_info.pc = RMM_BASE;
265#endif /* ENABLE_RME */
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100266#else /* RESET_TO_BL31 */
Dan Handleyb4315302015-03-19 18:58:55 +0000267 /*
Jayanth Dodderi Chidanandb6e6e2e2025-03-20 12:06:08 +0000268 * In debug builds, we pass a special value in 'arg3'
Juan Castillod1786372015-12-14 09:35:25 +0000269 * to verify platform parameters from BL2 to BL31.
Dan Handleyb4315302015-03-19 18:58:55 +0000270 * In release builds, it's not used.
271 */
Boyan Karatotev92aa7b42025-02-04 11:10:44 +0000272#if DEBUG
Jayanth Dodderi Chidanand307a5332025-04-03 18:04:34 +0100273 assert(((uintptr_t)arg3) == ARM_BL31_PLAT_PARAM_VAL);
Boyan Karatotev92aa7b42025-02-04 11:10:44 +0000274#endif
Dan Handleyb4315302015-03-19 18:58:55 +0000275
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100276 /*
277 * Check params passed from BL2 should not be NULL,
278 */
Jayanth Dodderi Chidanand307a5332025-04-03 18:04:34 +0100279 bl_params_t *params_from_bl2 = (bl_params_t *)(uintptr_t)arg0;
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100280 assert(params_from_bl2 != NULL);
281 assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
282 assert(params_from_bl2->h.version >= VERSION_2);
283
284 bl_params_node_t *bl_params = params_from_bl2->head;
285
286 /*
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500287 * Copy BL33, BL32 and RMM (if present), entry point information.
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100288 * They are stored in Secure RAM, in BL2's address space.
289 */
Antonio Nino Diazc9512bc2018-08-24 16:30:29 +0100290 while (bl_params != NULL) {
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500291 if (bl_params->image_id == BL32_IMAGE_ID) {
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100292 bl32_image_ep_info = *bl_params->ep_info;
Manish V Badarkhea0ef1c02023-11-08 09:30:18 +0000293#if SPMC_AT_EL3
Nishant Sharma821b01f2023-10-13 11:22:08 +0100294 /*
295 * Populate the BL32 image base, size and max limit in
296 * the entry point information, since there is no
297 * platform function to retrieve them in generic
298 * code. We choose arg2, arg3 and arg4 since the generic
299 * code uses arg1 for stashing the SP manifest size. The
300 * SPMC setup uses these arguments to update SP manifest
301 * with actual SP's base address and it size.
302 */
303 bl32_image_ep_info.args.arg2 =
304 bl_params->image_info->image_base;
305 bl32_image_ep_info.args.arg3 =
306 bl_params->image_info->image_size;
307 bl32_image_ep_info.args.arg4 =
308 bl_params->image_info->image_base +
309 bl_params->image_info->image_max_size;
310#endif
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500311 }
312#if ENABLE_RME
313 else if (bl_params->image_id == RMM_IMAGE_ID) {
314 rmm_image_ep_info = *bl_params->ep_info;
315 }
316#endif
317 else if (bl_params->image_id == BL33_IMAGE_ID) {
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100318 bl33_image_ep_info = *bl_params->ep_info;
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500319 }
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100320
321 bl_params = bl_params->next_params_info;
322 }
323
Antonio Nino Diazc9512bc2018-08-24 16:30:29 +0100324 if (bl33_image_ep_info.pc == 0U)
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100325 panic();
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500326#if ENABLE_RME
327 if (rmm_image_ep_info.pc == 0U)
328 panic();
329#endif
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100330#endif /* RESET_TO_BL31 */
Jayanth Dodderi Chidanandb6e6e2e2025-03-20 12:06:08 +0000331#endif /* TRANSFER_LIST */
Dan Handleyb4315302015-03-19 18:58:55 +0000332}
333
Soby Mathew0c306cc2018-01-10 15:59:31 +0000334void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
335 u_register_t arg2, u_register_t arg3)
Dan Handleyb4315302015-03-19 18:58:55 +0000336{
Harrison Mutaia5566f62023-12-01 15:50:00 +0000337 arm_bl31_early_platform_setup(arg0, arg1, arg2, arg3);
Dan Handleyb4315302015-03-19 18:58:55 +0000338
339 /*
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000340 * Initialize Interconnect for this cluster during cold boot.
Dan Handleyb4315302015-03-19 18:58:55 +0000341 * No need for locks as no other CPU is active.
342 */
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000343 plat_arm_interconnect_init();
Sandrine Bailleuxa6695272015-05-14 14:13:05 +0100344
Dan Handleyb4315302015-03-19 18:58:55 +0000345 /*
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000346 * Enable Interconnect coherency for the primary CPU's cluster.
Sandrine Bailleuxa6695272015-05-14 14:13:05 +0100347 * Earlier bootloader stages might already do this (e.g. Trusted
348 * Firmware's BL1 does it) but we can't assume so. There is no harm in
349 * executing this code twice anyway.
Dan Handleyb4315302015-03-19 18:58:55 +0000350 * Platform specific PSCI code will enable coherency for other
351 * clusters.
352 */
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000353 plat_arm_interconnect_enter_coherency();
Dan Handleyb4315302015-03-19 18:58:55 +0000354}
355
356/*******************************************************************************
Juan Castillod1786372015-12-14 09:35:25 +0000357 * Perform any BL31 platform setup common to ARM standard platforms
Dan Handleyb4315302015-03-19 18:58:55 +0000358 ******************************************************************************/
359void arm_bl31_platform_setup(void)
360{
Harrison Mutaife94a212024-07-12 14:23:02 +0000361 struct transfer_list_entry *te __unused;
362
363#if TRANSFER_LIST && !RESET_TO_BL31
Harrison Mutai2948d1f2024-12-23 16:18:58 +0000364 ns_tl = transfer_list_init((void *)FW_NS_HANDOFF_BASE,
365 PLAT_ARM_FW_HANDOFF_SIZE);
Harrison Mutaife94a212024-07-12 14:23:02 +0000366 if (ns_tl == NULL) {
Harrison Mutaid5705712024-09-23 11:15:12 +0000367 ERROR("Non-secure transfer list initialisation failed!\n");
Harrison Mutaife94a212024-07-12 14:23:02 +0000368 panic();
369 }
Harrison Mutaid5705712024-09-23 11:15:12 +0000370 /* BL31 may modify the HW_CONFIG so defer copying it until later. */
Harrison Mutaife94a212024-07-12 14:23:02 +0000371 te = transfer_list_find(secure_tl, TL_TAG_FDT);
372 assert(te != NULL);
373
Harrison Mutaic1c406a2024-10-07 12:58:54 +0000374 /*
375 * A pre-existing assumption is that FCONF is unsupported w/ RESET_TO_BL2 and
376 * RESET_TO_BL31. In the case of RESET_TO_BL31 this makes sense because there
377 * isn't a prior stage to load the device tree, but the reasoning for RESET_TO_BL2 is
378 * less clear. For the moment hardware properties that would normally be
379 * derived from the DT are statically defined.
380 */
381#if !RESET_TO_BL2
Harrison Mutaife94a212024-07-12 14:23:02 +0000382 fconf_populate("HW_CONFIG", (uintptr_t)transfer_list_entry_data(te));
Harrison Mutaic1c406a2024-10-07 12:58:54 +0000383#endif
384
385 te = transfer_list_add(ns_tl, TL_TAG_FDT, te->data_size,
386 transfer_list_entry_data(te));
387 assert(te != NULL);
Harrison Mutaib30d9042024-12-13 10:10:57 +0000388
389 te = transfer_list_find(secure_tl, TL_TAG_TPM_EVLOG);
390 if (te != NULL) {
391 te = transfer_list_add(ns_tl, TL_TAG_TPM_EVLOG, te->data_size,
392 transfer_list_entry_data(te));
393 if (te == NULL) {
394 ERROR("Failed to load event log in Non-Secure transfer list\n");
395 panic();
396 }
397 }
Harrison Mutai523c7872024-11-11 13:41:05 +0000398#endif /* TRANSFER_LIST && !RESET_TO_BL31 */
Harrison Mutaife94a212024-07-12 14:23:02 +0000399
Dan Handleyb4315302015-03-19 18:58:55 +0000400#if RESET_TO_BL31
401 /*
402 * Do initial security configuration to allow DRAM/device access
403 * (if earlier BL has not already done so).
404 */
405 plat_arm_security_setup();
406
Roberto Vargas638b0342018-01-05 16:00:05 +0000407#if defined(PLAT_ARM_MEM_PROT_ADDR)
408 arm_nor_psci_do_dyn_mem_protect();
409#endif /* PLAT_ARM_MEM_PROT_ADDR */
410
Dan Handleyb4315302015-03-19 18:58:55 +0000411#endif /* RESET_TO_BL31 */
412
413 /* Enable and initialize the System level generic timer */
414 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
Antonio Nino Diazc9512bc2018-08-24 16:30:29 +0100415 CNTCR_FCREQ(0U) | CNTCR_EN);
Dan Handleyb4315302015-03-19 18:58:55 +0000416
417 /* Allow access to the System counter timer module */
Soby Mathewc1bb8a02015-10-12 17:32:29 +0100418 arm_configure_sys_timer();
Dan Handleyb4315302015-03-19 18:58:55 +0000419
420 /* Initialize power controller before setting up topology */
421 plat_arm_pwrc_setup();
Jeenu Viswambharan0b9ce902018-02-06 12:21:39 +0000422
Manish Pandeyf87e54f2023-10-10 15:42:19 +0100423#if ENABLE_FEAT_RAS && FFH_SUPPORT
Jeenu Viswambharan0b9ce902018-02-06 12:21:39 +0000424 ras_init();
425#endif
Ambroise Vincent992f0912019-07-12 13:47:03 +0100426
427#if USE_DEBUGFS
428 debugfs_init();
429#endif /* USE_DEBUGFS */
Dan Handleyb4315302015-03-19 18:58:55 +0000430}
431
Soby Mathew080225d2015-12-09 11:38:43 +0000432/*******************************************************************************
Juan Castillod1786372015-12-14 09:35:25 +0000433 * Perform any BL31 platform runtime setup prior to BL31 exit common to ARM
Soby Mathew080225d2015-12-09 11:38:43 +0000434 * standard platforms
435 ******************************************************************************/
436void arm_bl31_plat_runtime_setup(void)
437{
Harrison Mutaife94a212024-07-12 14:23:02 +0000438 struct transfer_list_entry *te __unused;
Soby Mathew080225d2015-12-09 11:38:43 +0000439 /* Initialize the runtime console */
Antonio Nino Diaz88a05232018-06-19 09:29:36 +0100440 arm_console_runtime_init();
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000441
Harrison Mutaife94a212024-07-12 14:23:02 +0000442#if TRANSFER_LIST && !RESET_TO_BL31
Harrison Mutaife94a212024-07-12 14:23:02 +0000443 /*
444 * We assume BL31 has added all TE's required by BL33 at this stage, ensure
445 * that data is visible to all observers by performing a flush operation, so
446 * they can access the updated data even if caching is not enabled.
447 */
448 flush_dcache_range((uintptr_t)ns_tl, ns_tl->size);
Harrison Mutai523c7872024-11-11 13:41:05 +0000449#endif /* TRANSFER_LIST && !RESET_TO_BL31 */
Harrison Mutaife94a212024-07-12 14:23:02 +0000450
Daniel Boulbycb4adb02018-09-18 11:52:49 +0100451#if RECLAIM_INIT_CODE
452 arm_free_init_memory();
453#endif
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000454
455#if PLAT_RO_XLAT_TABLES
456 arm_xlat_make_tables_readonly();
457#endif
Soby Mathew080225d2015-12-09 11:38:43 +0000458}
459
Daniel Boulbycb4adb02018-09-18 11:52:49 +0100460#if RECLAIM_INIT_CODE
461/*
David Horstmann3ed56062020-10-14 15:17:49 +0100462 * Make memory for image boot time code RW to reclaim it as stack for the
463 * secondary cores, or RO where it cannot be reclaimed:
464 *
465 * |-------- INIT SECTION --------|
466 * -----------------------------------------
467 * | CORE 0 | CORE 1 | CORE 2 | EXTRA |
468 * | STACK | STACK | STACK | SPACE |
469 * -----------------------------------------
470 * <-------------------> <------>
471 * MAKE RW AND XN MAKE
472 * FOR STACKS RO AND XN
Daniel Boulbycb4adb02018-09-18 11:52:49 +0100473 */
474void arm_free_init_memory(void)
475{
David Horstmann3ed56062020-10-14 15:17:49 +0100476 int ret = 0;
477
478 if (BL_STACKS_END < BL_INIT_CODE_END) {
479 /* Reclaim some of the init section as stack if possible. */
480 if (BL_INIT_CODE_BASE < BL_STACKS_END) {
481 ret |= xlat_change_mem_attributes(BL_INIT_CODE_BASE,
482 BL_STACKS_END - BL_INIT_CODE_BASE,
483 MT_RW_DATA);
484 }
485 /* Make the rest of the init section read-only. */
486 ret |= xlat_change_mem_attributes(BL_STACKS_END,
487 BL_INIT_CODE_END - BL_STACKS_END,
488 MT_RO_DATA);
489 } else {
490 /* The stacks cover the init section, so reclaim it all. */
491 ret |= xlat_change_mem_attributes(BL_INIT_CODE_BASE,
Daniel Boulbycb4adb02018-09-18 11:52:49 +0100492 BL_INIT_CODE_END - BL_INIT_CODE_BASE,
493 MT_RW_DATA);
David Horstmann3ed56062020-10-14 15:17:49 +0100494 }
Daniel Boulbycb4adb02018-09-18 11:52:49 +0100495
496 if (ret != 0) {
497 ERROR("Could not reclaim initialization code");
498 panic();
499 }
500}
501#endif
502
Daniel Boulby4d010d02018-09-18 13:26:03 +0100503void __init bl31_platform_setup(void)
Dan Handleyb4315302015-03-19 18:58:55 +0000504{
505 arm_bl31_platform_setup();
506}
507
Soby Mathew080225d2015-12-09 11:38:43 +0000508void bl31_plat_runtime_setup(void)
509{
510 arm_bl31_plat_runtime_setup();
511}
512
Dan Handleyb4315302015-03-19 18:58:55 +0000513/*******************************************************************************
Sandrine Bailleuxb5fa6562016-05-18 16:11:47 +0100514 * Perform the very early platform specific architectural setup shared between
515 * ARM standard platforms. This only does basic initialization. Later
516 * architectural setup (bl31_arch_setup()) does not do anything platform
517 * specific.
Dan Handleyb4315302015-03-19 18:58:55 +0000518 ******************************************************************************/
Daniel Boulby4d010d02018-09-18 13:26:03 +0100519void __init arm_bl31_plat_arch_setup(void)
Dan Handleyb4315302015-03-19 18:58:55 +0000520{
Daniel Boulbyd323af92018-07-06 16:54:44 +0100521 const mmap_region_t bl_regions[] = {
522 MAP_BL31_TOTAL,
Zelalem Awekec8720722021-07-12 23:41:05 -0500523#if ENABLE_RME
524 ARM_MAP_L0_GPT_REGION,
525#endif
Daniel Boulbycb4adb02018-09-18 11:52:49 +0100526#if RECLAIM_INIT_CODE
527 MAP_BL_INIT_CODE,
528#endif
Madhukar Pappireddy0c1f1972020-01-27 15:38:26 -0600529#if SEPARATE_NOBITS_REGION
530 MAP_BL31_NOBITS,
531#endif
Daniel Boulby2ecaafd2018-07-16 14:09:15 +0100532 ARM_MAP_BL_RO,
Roberto Vargas1eb735d2018-05-23 09:27:06 +0100533#if USE_ROMLIB
534 ARM_MAP_ROMLIB_CODE,
535 ARM_MAP_ROMLIB_DATA,
536#endif
Dan Handleyb4315302015-03-19 18:58:55 +0000537#if USE_COHERENT_MEM
Daniel Boulbyd323af92018-07-06 16:54:44 +0100538 ARM_MAP_BL_COHERENT_RAM,
Dan Handleyb4315302015-03-19 18:58:55 +0000539#endif
Daniel Boulbyd323af92018-07-06 16:54:44 +0100540 {0}
541 };
542
Roberto Vargas0916c382018-10-19 16:44:18 +0100543 setup_page_tables(bl_regions, plat_arm_get_mmap());
Daniel Boulbyd323af92018-07-06 16:54:44 +0100544
Sandrine Bailleuxb5fa6562016-05-18 16:11:47 +0100545 enable_mmu_el3(0);
Roberto Vargas1eb735d2018-05-23 09:27:06 +0100546
johpow01f19dc622021-06-16 17:57:28 -0500547#if ENABLE_RME
Rakshit Goyal1547e5e2024-09-25 11:49:12 +0530548#if RESET_TO_BL31
549 /* initialize GPT only when RME is enabled. */
550 assert(is_feat_rme_present());
551
552 /* Initialise and enable granule protection after MMU. */
553 arm_gpt_setup();
554#endif /* RESET_TO_BL31 */
johpow01f19dc622021-06-16 17:57:28 -0500555 /*
556 * Initialise Granule Protection library and enable GPC for the primary
557 * processor. The tables have already been initialized by a previous BL
558 * stage, so there is no need to provide any PAS here. This function
559 * sets up pointers to those tables.
560 */
AlexeiFedorovb0f1c842025-01-24 15:53:50 +0000561 if (gpt_runtime_init(BITLOCK_BASE, BITLOCK_SIZE) < 0) {
johpow01f19dc622021-06-16 17:57:28 -0500562 ERROR("gpt_runtime_init() failed!\n");
563 panic();
564 }
565#endif /* ENABLE_RME */
566
Roberto Vargas1eb735d2018-05-23 09:27:06 +0100567 arm_setup_romlib();
Dan Handleyb4315302015-03-19 18:58:55 +0000568}
569
Daniel Boulby4d010d02018-09-18 13:26:03 +0100570void __init bl31_plat_arch_setup(void)
Dan Handleyb4315302015-03-19 18:58:55 +0000571{
572 arm_bl31_plat_arch_setup();
573}