blob: 720c877f0b9288878062bbf09c095b6e611d15a0 [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
71. Introduction
82. Common Modifications
9 * Common mandatory modifications
10 * Common optional modifications
113. Boot Loader stage specific modifications
12 * Boot Loader stage 1 (BL1)
13 * Boot Loader stage 2 (BL2)
14 * Boot Loader stage 3-1 (BL3-1)
15 * PSCI implementation (in BL3-1)
Harry Liebeld265bd72014-01-31 19:04:10 +0000164. C Library
175. Storage abstraction layer
Achin Gupta4f6ad662013-10-25 09:08:21 +010018
19- - - - - - - - - - - - - - - - - -
20
211. Introduction
22----------------
23
24Porting the ARM Trusted Firmware to a new platform involves making some
25mandatory and optional modifications for both the cold and warm boot paths.
26Modifications consist of:
27
28* Implementing a platform-specific function or variable,
29* Setting up the execution context in a certain way, or
30* Defining certain constants (for example #defines).
31
32The firmware provides a default implementation of variables and functions to
33fulfill the optional requirements. These implementations are all weakly defined;
34they are provided to ease the porting effort. Each platform port can override
35them with its own implementation if the default implementation is inadequate.
36
37Some modifications are common to all Boot Loader (BL) stages. Section 2
38discusses these in detail. The subsequent sections discuss the remaining
39modifications for each BL stage in detail.
40
41This document should be read in conjunction with the ARM Trusted Firmware
42[User Guide].
43
44
452. Common modifications
46------------------------
47
48This section covers the modifications that should be made by the platform for
49each BL stage to correctly port the firmware stack. They are categorized as
50either mandatory or optional.
51
52
532.1 Common mandatory modifications
54----------------------------------
55A platform port must enable the Memory Management Unit (MMU) with identity
56mapped page tables, and enable both the instruction and data caches for each BL
57stage. In the ARM FVP port, each BL stage configures the MMU in its platform-
58specific architecture setup function, for example `blX_plat_arch_setup()`.
59
60Each platform must allocate a block of identity mapped secure memory with
61Device-nGnRE attributes aligned to page boundary (4K) for each BL stage. This
62memory is identified by the section name `tzfw_coherent_mem` so that its
63possible for the firmware to place variables in it using the following C code
64directive:
65
66 __attribute__ ((section("tzfw_coherent_mem")))
67
68Or alternatively the following assembler code directive:
69
70 .section tzfw_coherent_mem
71
72The `tzfw_coherent_mem` section is used to allocate any data structures that are
73accessed both when a CPU is executing with its MMU and caches enabled, and when
74it's running with its MMU and caches disabled. Examples are given below.
75
76The following variables, functions and constants must be defined by the platform
77for the firmware to work correctly.
78
79
80### File : platform.h [mandatory]
81
82Each platform must export a header file of this name with the following
83constants defined. In the ARM FVP port, this file is found in
84[../plat/fvp/platform.h].
85
James Morrisseyba3155b2013-10-29 10:56:46 +000086* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +010087
88 Defines the linker format used by the platform, for example
89 `elf64-littleaarch64` used by the FVP.
90
James Morrisseyba3155b2013-10-29 10:56:46 +000091* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +010092
93 Defines the processor architecture for the linker by the platform, for
94 example `aarch64` used by the FVP.
95
James Morrisseyba3155b2013-10-29 10:56:46 +000096* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +010097
98 Defines the normal stack memory available to each CPU. This constant is used
99 by `platform_set_stack()`.
100
James Morrisseyba3155b2013-10-29 10:56:46 +0000101* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100102
103 Defines the character string printed by BL1 upon entry into the `bl1_main()`
104 function.
105
James Morrisseyba3155b2013-10-29 10:56:46 +0000106* **#define : BL2_IMAGE_NAME**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100107
108 Name of the BL2 binary image on the host file-system. This name is used by
Harry Liebeld265bd72014-01-31 19:04:10 +0000109 BL1 to load BL2 into secure memory from non-volatile storage.
110
111* **#define : BL31_IMAGE_NAME**
112
113 Name of the BL3-1 binary image on the host file-system. This name is used by
114 BL2 to load BL3-1 into secure memory from platform storage.
115
116* **#define : BL33_IMAGE_NAME**
117
118 Name of the BL3-3 binary image on the host file-system. This name is used by
119 BL2 to load BL3-3 into non-secure memory from platform storage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100120
James Morrisseyba3155b2013-10-29 10:56:46 +0000121* **#define : PLATFORM_CACHE_LINE_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100122
123 Defines the size (in bytes) of the largest cache line across all the cache
124 levels in the platform.
125
James Morrisseyba3155b2013-10-29 10:56:46 +0000126* **#define : PLATFORM_CLUSTER_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100127
128 Defines the total number of clusters implemented by the platform in the
129 system.
130
James Morrisseyba3155b2013-10-29 10:56:46 +0000131* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100132
133 Defines the total number of CPUs implemented by the platform across all
134 clusters in the system.
135
James Morrisseyba3155b2013-10-29 10:56:46 +0000136* **#define : PLATFORM_MAX_CPUS_PER_CLUSTER**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100137
138 Defines the maximum number of CPUs that can be implemented within a cluster
139 on the platform.
140
James Morrisseyba3155b2013-10-29 10:56:46 +0000141* **#define : PRIMARY_CPU**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100142
143 Defines the `MPIDR` of the primary CPU on the platform. This value is used
144 after a cold boot to distinguish between primary and secondary CPUs.
145
James Morrisseyba3155b2013-10-29 10:56:46 +0000146* **#define : TZROM_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100147
148 Defines the base address of secure ROM on the platform, where the BL1 binary
149 is loaded. This constant is used by the linker scripts to ensure that the
150 BL1 image fits into the available memory.
151
James Morrisseyba3155b2013-10-29 10:56:46 +0000152* **#define : TZROM_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100153
154 Defines the size of secure ROM on the platform. This constant is used by the
155 linker scripts to ensure that the BL1 image fits into the available memory.
156
James Morrisseyba3155b2013-10-29 10:56:46 +0000157* **#define : TZRAM_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100158
159 Defines the base address of the secure RAM on platform, where the data
160 section of the BL1 binary is loaded. The BL2 and BL3-1 images are also
161 loaded in this secure RAM region. This constant is used by the linker
162 scripts to ensure that the BL1 data section and BL2/BL3-1 binary images fit
163 into the available memory.
164
James Morrisseyba3155b2013-10-29 10:56:46 +0000165* **#define : TZRAM_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100166
167 Defines the size of the secure RAM on the platform. This constant is used by
168 the linker scripts to ensure that the BL1 data section and BL2/BL3-1 binary
169 images fit into the available memory.
170
James Morrisseyba3155b2013-10-29 10:56:46 +0000171* **#define : SYS_CNTCTL_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100172
173 Defines the base address of the `CNTCTLBase` frame of the memory mapped
174 counter and timer in the system level implementation of the generic timer.
175
James Morrisseyba3155b2013-10-29 10:56:46 +0000176* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100177
178 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000179 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100180
James Morrisseyba3155b2013-10-29 10:56:46 +0000181* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100182
183 Defines the base address in secure RAM where BL2 loads the BL3-1 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000184 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100185
Harry Liebeld265bd72014-01-31 19:04:10 +0000186* **#define : NS_IMAGE_OFFSET**
187 Defines the base address in non-secure DRAM where BL2 loads the BL3-3 binary
188 image. Must be aligned on a page-size boundary.
189
Achin Gupta4f6ad662013-10-25 09:08:21 +0100190
191### Other mandatory modifications
192
James Morrisseyba3155b2013-10-29 10:56:46 +0000193The following mandatory modifications may be implemented in any file
Achin Gupta4f6ad662013-10-25 09:08:21 +0100194the implementer chooses. In the ARM FVP port, they are implemented in
Ryan Harkin03cb8fb2014-01-15 17:37:25 +0000195[../plat/fvp/aarch64/plat_common.c].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100196
James Morrisseyba3155b2013-10-29 10:56:46 +0000197* **Variable : unsigned char platform_normal_stacks[X][Y]**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100198
199 where X = PLATFORM_STACK_SIZE
200 and Y = PLATFORM_CORE_COUNT
201
202 Each platform must allocate a block of memory with Normal Cacheable, Write
203 back, Write allocate and Inner Shareable attributes aligned to the size (in
204 bytes) of the largest cache line amongst all caches implemented in the
205 system. A pointer to this memory should be exported with the name
206 `platform_normal_stacks`. This pointer is used by the common platform helper
Achin Guptac8afc782013-11-25 18:45:02 +0000207 functions `platform_set_stack()` (to allocate a stack for each CPU in the
208 platform) & `platform_get_stack()` (to return the base address of that
209 stack) (see [../plat/common/aarch64/platform_helpers.S]).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100210
211
2122.2 Common optional modifications
213---------------------------------
214
215The following are helper functions implemented by the firmware that perform
216common platform-specific tasks. A platform may choose to override these
217definitions.
218
219
220### Function : platform_get_core_pos()
221
222 Argument : unsigned long
223 Return : int
224
225A platform may need to convert the `MPIDR` of a CPU to an absolute number, which
226can be used as a CPU-specific linear index into blocks of memory (for example
227while allocating per-CPU stacks). This routine contains a simple mechanism
228to perform this conversion, using the assumption that each cluster contains a
229maximum of 4 CPUs:
230
231 linear index = cpu_id + (cluster_id * 4)
232
233 cpu_id = 8-bit value in MPIDR at affinity level 0
234 cluster_id = 8-bit value in MPIDR at affinity level 1
235
236
237### Function : platform_set_coherent_stack()
238
239 Argument : unsigned long
240 Return : void
241
242A platform may need stack memory that is coherent with main memory to perform
243certain operations like:
244
245* Turning the MMU on, or
246* Flushing caches prior to powering down a CPU or cluster.
247
248Each BL stage allocates this coherent stack memory for each CPU in the
249`tzfw_coherent_mem` section. A pointer to this memory (`pcpu_dv_mem_stack`) is
250used by this function to allocate a coherent stack for each CPU. A CPU is
251identified by its `MPIDR`, which is passed as an argument to this function.
252
253The size of the stack allocated to each CPU is specified by the constant
254`PCPU_DV_MEM_STACK_SIZE`.
255
256
257### Function : platform_is_primary_cpu()
258
259 Argument : unsigned long
260 Return : unsigned int
261
262This function identifies a CPU by its `MPIDR`, which is passed as the argument,
263to determine whether this CPU is the primary CPU or a secondary CPU. A return
264value of zero indicates that the CPU is not the primary CPU, while a non-zero
265return value indicates that the CPU is the primary CPU.
266
267
268### Function : platform_set_stack()
269
270 Argument : unsigned long
271 Return : void
272
273This function uses the `platform_normal_stacks` pointer variable to allocate
274stacks to each CPU. Further details are given in the description of the
275`platform_normal_stacks` variable below. A CPU is identified by its `MPIDR`,
276which is passed as the argument.
277
278The size of the stack allocated to each CPU is specified by the platform defined
279constant `PLATFORM_STACK_SIZE`.
280
281
Achin Guptac8afc782013-11-25 18:45:02 +0000282### Function : platform_get_stack()
283
284 Argument : unsigned long
285 Return : unsigned long
286
287This function uses the `platform_normal_stacks` pointer variable to return the
288base address of the stack memory reserved for a CPU. Further details are given
289in the description of the `platform_normal_stacks` variable below. A CPU is
290identified by its `MPIDR`, which is passed as the argument.
291
292The size of the stack allocated to each CPU is specified by the platform defined
293constant `PLATFORM_STACK_SIZE`.
294
295
Achin Gupta4f6ad662013-10-25 09:08:21 +0100296### Function : plat_report_exception()
297
298 Argument : unsigned int
299 Return : void
300
301A platform may need to report various information about its status when an
302exception is taken, for example the current exception level, the CPU security
303state (secure/non-secure), the exception type, and so on. This function is
304called in the following circumstances:
305
306* In BL1, whenever an exception is taken.
307* In BL2, whenever an exception is taken.
308* In BL3-1, whenever an asynchronous exception or a synchronous exception
309 other than an SMC32/SMC64 exception is taken.
310
311The default implementation doesn't do anything, to avoid making assumptions
312about the way the platform displays its status information.
313
314This function receives the exception type as its argument. Possible values for
315exceptions types are listed in the [../include/runtime_svc.h] header file. Note
316that these constants are not related to any architectural exception code; they
317are just an ARM Trusted Firmware convention.
318
319
3203. Modifications specific to a Boot Loader stage
321-------------------------------------------------
322
3233.1 Boot Loader Stage 1 (BL1)
324-----------------------------
325
326BL1 implements the reset vector where execution starts from after a cold or
327warm boot. For each CPU, BL1 is responsible for the following tasks:
328
3291. Distinguishing between a cold boot and a warm boot.
330
3312. In the case of a cold boot and the CPU being the primary CPU, ensuring that
332 only this CPU executes the remaining BL1 code, including loading and passing
333 control to the BL2 stage.
334
3353. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
336 the CPU is placed in a platform-specific state until the primary CPU
337 performs the necessary steps to remove it from this state.
338
3394. In the case of a warm boot, ensuring that the CPU jumps to a platform-
340 specific address in the BL3-1 image in the same processor mode as it was
341 when released from reset.
342
Harry Liebeld265bd72014-01-31 19:04:10 +00003435. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100344 address specified by the platform defined constant `BL2_BASE`.
345
3466. Populating a `meminfo` structure with the following information in memory,
347 accessible by BL2 immediately upon entry.
348
349 meminfo.total_base = Base address of secure RAM visible to BL2
350 meminfo.total_size = Size of secure RAM visible to BL2
351 meminfo.free_base = Base address of secure RAM available for
352 allocation to BL2
353 meminfo.free_size = Size of secure RAM available for allocation to BL2
354
355 BL1 places this `meminfo` structure at the beginning of the free memory
356 available for its use. Since BL1 cannot allocate memory dynamically at the
357 moment, its free memory will be available for BL2's use as-is. However, this
358 means that BL2 must read the `meminfo` structure before it starts using its
359 free memory (this is discussed in Section 3.2).
360
361 In future releases of the ARM Trusted Firmware it will be possible for
362 the platform to decide where it wants to place the `meminfo` structure for
363 BL2.
364
365 BL1 implements the `init_bl2_mem_layout()` function to populate the
366 BL2 `meminfo` structure. The platform may override this implementation, for
367 example if the platform wants to restrict the amount of memory visible to
368 BL2. Details of how to do this are given below.
369
370The following functions need to be implemented by the platform port to enable
371BL1 to perform the above tasks.
372
373
374### Function : platform_get_entrypoint() [mandatory]
375
376 Argument : unsigned long
377 Return : unsigned int
378
379This function is called with the `SCTLR.M` and `SCTLR.C` bits disabled. The CPU
380is identified by its `MPIDR`, which is passed as the argument. The function is
381responsible for distinguishing between a warm and cold reset using platform-
382specific means. If it's a warm reset then it returns the entrypoint into the
383BL3-1 image that the CPU must jump to. If it's a cold reset then this function
384must return zero.
385
386This function is also responsible for implementing a platform-specific mechanism
387to handle the condition where the CPU has been warm reset but there is no
388entrypoint to jump to.
389
390This function does not follow the Procedure Call Standard used by the
391Application Binary Interface for the ARM 64-bit architecture. The caller should
392not assume that callee saved registers are preserved across a call to this
393function.
394
395This function fulfills requirement 1 listed above.
396
397
398### Function : plat_secondary_cold_boot_setup() [mandatory]
399
400 Argument : void
401 Return : void
402
403This function is called with the MMU and data caches disabled. It is responsible
404for placing the executing secondary CPU in a platform-specific state until the
405primary CPU performs the necessary actions to bring it out of that state and
406allow entry into the OS.
407
408In the ARM FVP port, each secondary CPU powers itself off. The primary CPU is
409responsible for powering up the secondary CPU when normal world software
410requires them.
411
412This function fulfills requirement 3 above.
413
414
415### Function : platform_cold_boot_init() [mandatory]
416
417 Argument : unsigned long
418 Return : unsigned int
419
420This function executes with the MMU and data caches disabled. It is only called
421by the primary CPU. The argument to this function is the address of the
422`bl1_main()` routine where the generic BL1-specific actions are performed.
423This function performs any platform-specific and architectural setup that the
424platform requires to make execution of `bl1_main()` possible.
425
426The platform must enable the MMU with identity mapped page tables and enable
427caches by setting the `SCTLR.I` and `SCTLR.C` bits.
428
429Platform-specific setup might include configuration of memory controllers,
430configuration of the interconnect to allow the cluster to service cache snoop
431requests from another cluster, zeroing of the ZI section, and so on.
432
433In the ARM FVP port, this function enables CCI snoops into the cluster that the
434primary CPU is part of. It also enables the MMU and initializes the ZI section
435in the BL1 image through the use of linker defined symbols.
436
437This function helps fulfill requirement 2 above.
438
439
440### Function : bl1_platform_setup() [mandatory]
441
442 Argument : void
443 Return : void
444
445This function executes with the MMU and data caches enabled. It is responsible
446for performing any remaining platform-specific setup that can occur after the
447MMU and data cache have been enabled.
448
449In the ARM FVP port, it zeros out the ZI section, enables the system level
450implementation of the generic timer counter and initializes the console.
451
Harry Liebeld265bd72014-01-31 19:04:10 +0000452This function is also responsible for initializing the storage abstraction layer
453which is used to load further bootloader images.
454
Achin Gupta4f6ad662013-10-25 09:08:21 +0100455This function helps fulfill requirement 5 above.
456
457
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000458### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100459
460 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000461 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100462
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000463This function should only be called on the cold boot path. It executes with the
464MMU and data caches enabled. The pointer returned by this function must point to
465a `meminfo` structure containing the extents and availability of secure RAM for
466the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100467
468 meminfo.total_base = Base address of secure RAM visible to BL1
469 meminfo.total_size = Size of secure RAM visible to BL1
470 meminfo.free_base = Base address of secure RAM available for allocation
471 to BL1
472 meminfo.free_size = Size of secure RAM available for allocation to BL1
473
474This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
475populates a similar structure to tell BL2 the extents of memory available for
476its own use.
477
478This function helps fulfill requirement 5 above.
479
480
481### Function : init_bl2_mem_layout() [optional]
482
483 Argument : meminfo *, meminfo *, unsigned int, unsigned long
484 Return : void
485
486Each BL stage needs to tell the next stage the amount of secure RAM available
487for it to use. For example, as part of handing control to BL2, BL1 informs BL2
488of the extents of secure RAM available for BL2 to use. BL2 must do the same when
489passing control to BL3-1. This information is populated in a `meminfo`
490structure.
491
492Depending upon where BL2 has been loaded in secure RAM (determined by
493`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
494BL1 also ensures that its data sections resident in secure RAM are not visible
495to BL2. An illustration of how this is done in the ARM FVP port is given in the
496[User Guide], in the Section "Memory layout on Base FVP".
497
498
4993.2 Boot Loader Stage 2 (BL2)
500-----------------------------
501
502The BL2 stage is executed only by the primary CPU, which is determined in BL1
503using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
504`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
505
Harry Liebeld265bd72014-01-31 19:04:10 +00005061. Loading the BL3-1 binary image into secure RAM from non-volatile storage. To
507 load the BL3-1 image, BL2 makes use of the `meminfo` structure passed to it
508 by BL1. This structure allows BL2 to calculate how much secure RAM is
509 available for its use. The platform also defines the address in secure RAM
510 where BL3-1 is loaded through the constant `BL31_BASE`. BL2 uses this
511 information to determine if there is enough memory to load the BL3-1 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100512
Harry Liebeld265bd72014-01-31 19:04:10 +00005132. Loading the normal world BL3-3 binary image into non-secure DRAM from
514 platform storage and arranging for BL3-1 to pass control to this image. This
515 address is determined using the `plat_get_ns_image_entrypoint()` function
516 described below.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100517
518 BL2 populates an `el_change_info` structure in memory provided by the
519 platform with information about how BL3-1 should pass control to the normal
520 world BL image.
521
5223. Populating a `meminfo` structure with the following information in
523 memory that is accessible by BL3-1 immediately upon entry.
524
525 meminfo.total_base = Base address of secure RAM visible to BL3-1
526 meminfo.total_size = Size of secure RAM visible to BL3-1
527 meminfo.free_base = Base address of secure RAM available for allocation
528 to BL3-1
529 meminfo.free_size = Size of secure RAM available for allocation to
530 BL3-1
531
Achin Guptae4d084e2014-02-19 17:18:23 +0000532 BL2 populates this information in the `bl31_meminfo` field of the pointer
533 returned by the `bl2_get_bl31_args_ptr() function. BL2 implements the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100534 `init_bl31_mem_layout()` function to populate the BL3-1 meminfo structure
535 described above. The platform may override this implementation, for example
536 if the platform wants to restrict the amount of memory visible to BL3-1.
537 Details of this function are given below.
538
Achin Guptaa3050ed2014-02-19 17:52:35 +00005394. Loading the BL3-2 binary image (if present) in platform provided memory
540 using semi-hosting. To load the BL3-2 image, BL2 makes use of the
541 `bl32_meminfo` field in the `bl31_args` structure to which a pointer is
542 returned by the `bl2_get_bl31_args_ptr()` function. The platform also
543 defines the address in memory where BL3-2 is loaded through the constant
544 `BL32_BASE`. BL2 uses this information to determine if there is enough
545 memory to load the BL3-2 image.
546
5475. Arranging to pass control to the BL3-2 image (if present) that has been
548 pre-loaded at `BL32_BASE`. BL2 populates an `el_change_info` structure
549 in memory provided by the platform with information about how BL3-1 should
550 pass control to the BL3-2 image. This structure follows the
551 `el_change_info` structure populated for the normal world BL image in 2.
552 above.
553
5546. Populating a `meminfo` structure with the following information in
555 memory that is accessible by BL3-1 immediately upon entry.
556
557 meminfo.total_base = Base address of memory visible to BL3-2
558 meminfo.total_size = Size of memory visible to BL3-2
559 meminfo.free_base = Base address of memory available for allocation
560 to BL3-2
561 meminfo.free_size = Size of memory available for allocation to
562 BL3-2
563
564 BL2 populates this information in the `bl32_meminfo` field of the pointer
565 returned by the `bl2_get_bl31_args_ptr() function.
566
Achin Gupta4f6ad662013-10-25 09:08:21 +0100567The following functions must be implemented by the platform port to enable BL2
568to perform the above tasks.
569
570
571### Function : bl2_early_platform_setup() [mandatory]
572
573 Argument : meminfo *, void *
574 Return : void
575
576This function executes with the MMU and data caches disabled. It is only called
577by the primary CPU. The arguments to this function are:
578
579* The address of the `meminfo` structure populated by BL1
580* An opaque pointer that the platform may use as needed.
581
582The platform must copy the contents of the `meminfo` structure into a private
583variable as the original memory may be subsequently overwritten by BL2. The
584copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +0000585`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100586
587
588### Function : bl2_plat_arch_setup() [mandatory]
589
590 Argument : void
591 Return : void
592
593This function executes with the MMU and data caches disabled. It is only called
594by the primary CPU.
595
596The purpose of this function is to perform any architectural initialization
597that varies across platforms, for example enabling the MMU (since the memory
598map differs across platforms).
599
600
601### Function : bl2_platform_setup() [mandatory]
602
603 Argument : void
604 Return : void
605
606This function may execute with the MMU and data caches enabled if the platform
607port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
608called by the primary CPU.
609
Achin Guptae4d084e2014-02-19 17:18:23 +0000610The purpose of this function is to perform any platform initialization
611specific to BL2. For example on the ARM FVP port this function initialises a
612internal pointer (`bl2_to_bl31_args`) to a `bl31_args` which will be used by
613BL2 to pass information to BL3_1. The pointer is initialized to the base
614address of Secure DRAM (`0x06000000`).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100615
Achin Guptaa3050ed2014-02-19 17:52:35 +0000616The ARM FVP port also populates the `bl32_meminfo` field in the `bl31_args`
617structure pointed to by `bl2_to_bl31_args` with the extents of memory available
618for use by the BL3-2 image. The memory is allocated in the Secure DRAM from the
619address defined by the constant `BL32_BASE`.
620
Achin Guptae4d084e2014-02-19 17:18:23 +0000621The non-secure memory extents used for loading BL3-3 are also initialized in
622this function. This information is accessible in the `bl33_meminfo` field in
623the `bl31_args` structure pointed to by `bl2_to_bl31_args`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100624
Harry Liebeld265bd72014-01-31 19:04:10 +0000625This function is also responsible for initializing the storage abstraction layer
626which is used to load further bootloader images.
627
Achin Gupta4f6ad662013-10-25 09:08:21 +0100628
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000629### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100630
631 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000632 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100633
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000634This function should only be called on the cold boot path. It may execute with
635the MMU and data caches enabled if the platform port does the necessary
636initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100637
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000638The purpose of this function is to return a pointer to a `meminfo` structure
639populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100640`bl2_early_platform_setup()` above.
641
642
Achin Guptae4d084e2014-02-19 17:18:23 +0000643### Function : bl2_get_bl31_args_ptr() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +0000644
645 Argument : void
Achin Guptae4d084e2014-02-19 17:18:23 +0000646 Return : bl31_args *
Harry Liebeld265bd72014-01-31 19:04:10 +0000647
Achin Guptae4d084e2014-02-19 17:18:23 +0000648BL2 platform code needs to return a pointer to a `bl31_args` structure it will
649use for passing information to BL3-1. The `bl31_args` structure carries the
650following information. This information is used by the `bl2_main()` function to
651load the BL3-2 (if present) and BL3-3 images.
652 - Extents of memory available to the BL3-1 image in the `bl31_meminfo` field
653 - Extents of memory available to the BL3-2 image in the `bl32_meminfo` field
654 - Extents of memory available to the BL3-3 image in the `bl33_meminfo` field
655 - Information about executing the BL3-3 image in the `bl33_image_info` field
656 - Information about executing the BL3-2 image in the `bl32_image_info` field
Harry Liebeld265bd72014-01-31 19:04:10 +0000657
658
Achin Gupta4f6ad662013-10-25 09:08:21 +0100659### Function : init_bl31_mem_layout() [optional]
660
661 Argument : meminfo *, meminfo *, unsigned int
662 Return : void
663
664Each BL stage needs to tell the next stage the amount of secure RAM that is
665available for it to use. For example, as part of handing control to BL2, BL1
666must inform BL2 about the extents of secure RAM that is available for BL2 to
667use. BL2 must do the same when passing control to BL3-1. This information is
668populated in a `meminfo` structure.
669
670Depending upon where BL3-1 has been loaded in secure RAM (determined by
671`BL31_BASE`), BL2 calculates the amount of free memory available for BL3-1 to
672use. BL2 also ensures that BL3-1 is able reclaim memory occupied by BL2. This
673is done because BL2 never executes again after passing control to BL3-1.
674An illustration of how this is done in the ARM FVP port is given in the
675[User Guide], in the section "Memory layout on Base FVP".
676
677
678### Function : plat_get_ns_image_entrypoint() [mandatory]
679
680 Argument : void
681 Return : unsigned long
682
683As previously described, BL2 is responsible for arranging for control to be
684passed to a normal world BL image through BL3-1. This function returns the
685entrypoint of that image, which BL3-1 uses to jump to it.
686
Harry Liebeld265bd72014-01-31 19:04:10 +0000687BL2 is responsible for loading the normal world BL3-3 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100688
689
6903.2 Boot Loader Stage 3-1 (BL3-1)
691---------------------------------
692
693During cold boot, the BL3-1 stage is executed only by the primary CPU. This is
694determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
695control to BL3-1 at `BL31_BASE`. During warm boot, BL3-1 is executed by all
696CPUs. BL3-1 executes at EL3 and is responsible for:
697
6981. Re-initializing all architectural and platform state. Although BL1 performs
699 some of this initialization, BL3-1 remains resident in EL3 and must ensure
700 that EL3 architectural and platform state is completely initialized. It
701 should make no assumptions about the system state when it receives control.
702
7032. Passing control to a normal world BL image, pre-loaded at a platform-
704 specific address by BL2. BL3-1 uses the `el_change_info` structure that BL2
705 populated in memory to do this.
706
7073. Providing runtime firmware services. Currently, BL3-1 only implements a
708 subset of the Power State Coordination Interface (PSCI) API as a runtime
709 service. See Section 3.3 below for details of porting the PSCI
710 implementation.
711
712The following functions must be implemented by the platform port to enable BL3-1
713to perform the above tasks.
714
715
716### Function : bl31_early_platform_setup() [mandatory]
717
718 Argument : meminfo *, void *, unsigned long
719 Return : void
720
721This function executes with the MMU and data caches disabled. It is only called
722by the primary CPU. The arguments to this function are:
723
724* The address of the `meminfo` structure populated by BL2.
725* An opaque pointer that the platform may use as needed.
726* The `MPIDR` of the primary CPU.
727
Achin Guptae4d084e2014-02-19 17:18:23 +0000728The platform can copy the contents of the `meminfo` structure into a private
729variable if the original memory may be subsequently overwritten by BL3-1. The
730reference to this structure is made available to all BL3-1 code through the
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000731`bl31_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100732
Achin Guptae4d084e2014-02-19 17:18:23 +0000733On the ARM FVP port, BL2 passes a pointer to a `bl31_args` structure populated
734in the secure DRAM at address `0x6000000` in the opaque pointer mentioned
735earlier. BL3-1 does not copy this information to internal data structures as it
736guarantees that the secure DRAM memory will not be overwritten. It maintains an
737internal reference to this information in the `bl2_to_bl31_args` variable.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100738
739### Function : bl31_plat_arch_setup() [mandatory]
740
741 Argument : void
742 Return : void
743
744This function executes with the MMU and data caches disabled. It is only called
745by the primary CPU.
746
747The purpose of this function is to perform any architectural initialization
748that varies across platforms, for example enabling the MMU (since the memory
749map differs across platforms).
750
751
752### Function : bl31_platform_setup() [mandatory]
753
754 Argument : void
755 Return : void
756
757This function may execute with the MMU and data caches enabled if the platform
758port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
759called by the primary CPU.
760
761The purpose of this function is to complete platform initialization so that both
762BL3-1 runtime services and normal world software can function correctly.
763
764The ARM FVP port does the following:
765* Initializes the generic interrupt controller.
766* Configures the CLCD controller.
767* Grants access to the system counter timer module
768* Initializes the FVP power controller device
769* Detects the system topology.
770
771
772### Function : bl31_get_next_image_info() [mandatory]
773
774 Argument : unsigned long
775 Return : el_change_info *
776
777This function may execute with the MMU and data caches enabled if the platform
778port does the necessary initializations in `bl31_plat_arch_setup()`.
779
780This function is called by `bl31_main()` to retrieve information provided by
781BL2, so that BL3-1 can pass control to the normal world software image. This
782function must return a pointer to the `el_change_info` structure (that was
783copied during `bl31_early_platform_setup()`).
784
785
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000786### Function : bl31_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100787
788 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000789 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100790
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000791This function should only be called on the cold boot path. This function may
792execute with the MMU and data caches enabled if the platform port does the
793necessary initializations in `bl31_plat_arch_setup()`. It is only called by the
794primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100795
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000796The purpose of this function is to return a pointer to a `meminfo` structure
797populated with the extents of secure RAM available for BL3-1 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100798`bl31_early_platform_setup()` above.
799
800
8013.3 Power State Coordination Interface (in BL3-1)
802------------------------------------------------
803
804The ARM Trusted Firmware's implementation of the PSCI API is based around the
805concept of an _affinity instance_. Each _affinity instance_ can be uniquely
806identified in a system by a CPU ID (the processor `MPIDR` is used in the PSCI
807interface) and an _affinity level_. A processing element (for example, a
808CPU) is at level 0. If the CPUs in the system are described in a tree where the
809node above a CPU is a logical grouping of CPUs that share some state, then
810affinity level 1 is that group of CPUs (for example, a cluster), and affinity
811level 2 is a group of clusters (for example, the system). The implementation
812assumes that the affinity level 1 ID can be computed from the affinity level 0
813ID (for example, a unique cluster ID can be computed from the CPU ID). The
814current implementation computes this on the basis of the recommended use of
815`MPIDR` affinity fields in the ARM Architecture Reference Manual.
816
817BL3-1's platform initialization code exports a pointer to the platform-specific
818power management operations required for the PSCI implementation to function
819correctly. This information is populated in the `plat_pm_ops` structure. The
820PSCI implementation calls members of the `plat_pm_ops` structure for performing
821power management operations for each affinity instance. For example, the target
822CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `affinst_on()`
823handler (if present) is called for each affinity instance as the PSCI
824implementation powers up each affinity level implemented in the `MPIDR` (for
825example, CPU, cluster and system).
826
827The following functions must be implemented to initialize PSCI functionality in
828the ARM Trusted Firmware.
829
830
831### Function : plat_get_aff_count() [mandatory]
832
833 Argument : unsigned int, unsigned long
834 Return : unsigned int
835
836This function may execute with the MMU and data caches enabled if the platform
837port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
838called by the primary CPU.
839
840This function is called by the PSCI initialization code to detect the system
841topology. Its purpose is to return the number of affinity instances implemented
842at a given `affinity level` (specified by the first argument) and a given
843`MPIDR` (specified by the second argument). For example, on a dual-cluster
844system where first cluster implements 2 CPUs and the second cluster implements 4
845CPUs, a call to this function with an `MPIDR` corresponding to the first cluster
846(`0x0`) and affinity level 0, would return 2. A call to this function with an
847`MPIDR` corresponding to the second cluster (`0x100`) and affinity level 0,
848would return 4.
849
850
851### Function : plat_get_aff_state() [mandatory]
852
853 Argument : unsigned int, unsigned long
854 Return : unsigned int
855
856This function may execute with the MMU and data caches enabled if the platform
857port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
858called by the primary CPU.
859
860This function is called by the PSCI initialization code. Its purpose is to
861return the state of an affinity instance. The affinity instance is determined by
862the affinity ID at a given `affinity level` (specified by the first argument)
863and an `MPIDR` (specified by the second argument). The state can be one of
864`PSCI_AFF_PRESENT` or `PSCI_AFF_ABSENT`. The latter state is used to cater for
865system topologies where certain affinity instances are unimplemented. For
866example, consider a platform that implements a single cluster with 4 CPUs and
867another CPU implemented directly on the interconnect with the cluster. The
868`MPIDR`s of the cluster would range from `0x0-0x3`. The `MPIDR` of the single
869CPU would be 0x100 to indicate that it does not belong to cluster 0. Cluster 1
870is missing but needs to be accounted for to reach this single CPU in the
871topology tree. Hence it is marked as `PSCI_AFF_ABSENT`.
872
873
874### Function : plat_get_max_afflvl() [mandatory]
875
876 Argument : void
877 Return : int
878
879This function may execute with the MMU and data caches enabled if the platform
880port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
881called by the primary CPU.
882
883This function is called by the PSCI implementation both during cold and warm
884boot, to determine the maximum affinity level that the power management
James Morrisseyba3155b2013-10-29 10:56:46 +0000885operations should apply to. ARMv8-A has support for 4 affinity levels. It is
Achin Gupta4f6ad662013-10-25 09:08:21 +0100886likely that hardware will implement fewer affinity levels. This function allows
887the PSCI implementation to consider only those affinity levels in the system
888that the platform implements. For example, the Base AEM FVP implements two
889clusters with a configurable number of CPUs. It reports the maximum affinity
890level as 1, resulting in PSCI power control up to the cluster level.
891
892
893### Function : platform_setup_pm() [mandatory]
894
895 Argument : plat_pm_ops **
896 Return : int
897
898This function may execute with the MMU and data caches enabled if the platform
899port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
900called by the primary CPU.
901
902This function is called by PSCI initialization code. Its purpose is to export
903handler routines for platform-specific power management actions by populating
904the passed pointer with a pointer to BL3-1's private `plat_pm_ops` structure.
905
906A description of each member of this structure is given below. Please refer to
Ryan Harkin03cb8fb2014-01-15 17:37:25 +0000907the ARM FVP specific implementation of these handlers in [../plat/fvp/plat_pm.c]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100908as an example. A platform port may choose not implement some of the power
909management operations. For example, the ARM FVP port does not implement the
910`affinst_standby()` function.
911
912#### plat_pm_ops.affinst_standby()
913
914Perform the platform-specific setup to enter the standby state indicated by the
915passed argument.
916
917#### plat_pm_ops.affinst_on()
918
919Perform the platform specific setup to power on an affinity instance, specified
920by the `MPIDR` (first argument) and `affinity level` (fourth argument). The
921`state` (fifth argument) contains the current state of that affinity instance
922(ON or OFF). This is useful to determine whether any action must be taken. For
923example, while powering on a CPU, the cluster that contains this CPU might
924already be in the ON state. The platform decides what actions must be taken to
925transition from the current state to the target state (indicated by the power
926management operation).
927
928#### plat_pm_ops.affinst_off()
929
930Perform the platform specific setup to power off an affinity instance in the
931`MPIDR` of the calling CPU. It is called by the PSCI `CPU_OFF` API
932implementation.
933
934The `MPIDR` (first argument), `affinity level` (second argument) and `state`
935(third argument) have a similar meaning as described in the `affinst_on()`
936operation. They are used to identify the affinity instance on which the call
937is made and its current state. This gives the platform port an indication of the
938state transition it must make to perform the requested action. For example, if
939the calling CPU is the last powered on CPU in the cluster, after powering down
940affinity level 0 (CPU), the platform port should power down affinity level 1
941(the cluster) as well.
942
943This function is called with coherent stacks. This allows the PSCI
944implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +0000945stale stack state after turning off the caches. On ARMv8-A cache hits do not
946occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100947
948#### plat_pm_ops.affinst_suspend()
949
950Perform the platform specific setup to power off an affinity instance in the
951`MPIDR` of the calling CPU. It is called by the PSCI `CPU_SUSPEND` API
952implementation.
953
954The `MPIDR` (first argument), `affinity level` (third argument) and `state`
955(fifth argument) have a similar meaning as described in the `affinst_on()`
956operation. They are used to identify the affinity instance on which the call
957is made and its current state. This gives the platform port an indication of the
958state transition it must make to perform the requested action. For example, if
959the calling CPU is the last powered on CPU in the cluster, after powering down
960affinity level 0 (CPU), the platform port should power down affinity level 1
961(the cluster) as well.
962
963The difference between turning an affinity instance off versus suspending it
964is that in the former case, the affinity instance is expected to re-initialize
965its state when its next powered on (see `affinst_on_finish()`). In the latter
966case, the affinity instance is expected to save enough state so that it can
967resume execution by restoring this state when its powered on (see
968`affinst_suspend_finish()`).
969
970This function is called with coherent stacks. This allows the PSCI
971implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +0000972stale stack state after turning off the caches. On ARMv8-A cache hits do not
973occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100974
975#### plat_pm_ops.affinst_on_finish()
976
977This function is called by the PSCI implementation after the calling CPU is
978powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
979It performs the platform-specific setup required to initialize enough state for
980this CPU to enter the normal world and also provide secure runtime firmware
981services.
982
983The `MPIDR` (first argument), `affinity level` (second argument) and `state`
984(third argument) have a similar meaning as described in the previous operations.
985
986This function is called with coherent stacks. This allows the PSCI
987implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +0000988stale stack state after turning off the caches. On ARMv8-A cache hits do not
989occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100990
991#### plat_pm_ops.affinst_on_suspend()
992
993This function is called by the PSCI implementation after the calling CPU is
994powered on and released from reset in response to an asynchronous wakeup
995event, for example a timer interrupt that was programmed by the CPU during the
996`CPU_SUSPEND` call. It performs the platform-specific setup required to
997restore the saved state for this CPU to resume execution in the normal world
998and also provide secure runtime firmware services.
999
1000The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1001(third argument) have a similar meaning as described in the previous operations.
1002
1003This function is called with coherent stacks. This allows the PSCI
1004implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001005stale stack state after turning off the caches. On ARMv8-A cache hits do not
1006occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001007
1008BL3-1 platform initialization code must also detect the system topology and
1009the state of each affinity instance in the topology. This information is
1010critical for the PSCI runtime service to function correctly. More details are
1011provided in the description of the `plat_get_aff_count()` and
1012`plat_get_aff_state()` functions above.
1013
1014
Harry Liebela960f282013-12-12 16:03:44 +000010154. C Library
1016-------------
1017
1018To avoid subtle toolchain behavioral dependencies, the header files provided
1019by the compiler are not used. The software is built with the `-nostdinc` flag
1020to ensure no headers are included from the toolchain inadvertently. Instead the
1021required headers are included in the ARM Trusted Firmware source tree. The
1022library only contains those C library definitions required by the local
1023implementation. If more functionality is required, the needed library functions
1024will need to be added to the local implementation.
1025
1026Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
1027headers have been cut down in order to simplify the implementation. In order to
1028minimize changes to the header files, the [FreeBSD] layout has been maintained.
1029The generic C library definitions can be found in `include/stdlib` with more
1030system and machine specific declarations in `include/stdlib/sys` and
1031`include/stdlib/machine`.
1032
1033The local C library implementations can be found in `lib/stdlib`. In order to
1034extend the C library these files may need to be modified. It is recommended to
1035use a release version of [FreeBSD] as a starting point.
1036
1037The C library header files in the [FreeBSD] source tree are located in the
1038`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
1039can be found in the `sys/<machine-type>` directories. These files define things
1040like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
1041port for [FreeBSD] does not yet exist, the machine specific definitions are
1042based on existing machine types with similar properties (for example SPARC64).
1043
1044Where possible, C library function implementations were taken from [FreeBSD]
1045as found in the `lib/libc` directory.
1046
1047A copy of the [FreeBSD] sources can be downloaded with `git`.
1048
1049 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
1050
1051
Harry Liebeld265bd72014-01-31 19:04:10 +000010525. Storage abstraction layer
1053-----------------------------
1054
1055In order to improve platform independence and portability an storage abstraction
1056layer is used to load data from non-volatile platform storage.
1057
1058Each platform should register devices and their drivers via the Storage layer.
1059These drivers then need to be initialized by bootloader phases as
1060required in their respective `blx_platform_setup()` functions. Currently
1061storage access is only required by BL1 and BL2 phases. The `load_image()`
1062function uses the storage layer to access non-volatile platform storage.
1063
1064It is mandatory to implement at least one storage driver. For the FVP the
1065Firmware Image Package(FIP) driver is provided as the default means to load data
1066from storage (see the "Firmware Image Package" section in the [User Guide]).
1067The storage layer is described in the header file `include/io_storage.h`. The
1068implementation of the common library is in `lib/io_storage.c` and the driver
1069files are located in `drivers/io/`.
1070
1071Each IO driver must provide `io_dev_*` structures, as described in
1072`drivers/io/io_driver.h`. These are returned via a mandatory registration
1073function that is called on platform initialization. The semi-hosting driver
1074implementation in `io_semihosting.c` can be used as an example.
1075
1076The Storage layer provides mechanisms to initialize storage devices before
1077IO operations are called. The basic operations supported by the layer
1078include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
1079Drivers do not have to implement all operations, but each platform must
1080provide at least one driver for a device capable of supporting generic
1081operations such as loading a bootloader image.
1082
1083The current implementation only allows for known images to be loaded by the
1084firmware. These images are specified by using their names, as defined in the
1085`platform.h` file. The platform layer (`plat_get_image_source()`) then returns
1086a reference to a device and a driver-specific `spec` which will be understood
1087by the driver to allow access to the image data.
1088
1089The layer is designed in such a way that is it possible to chain drivers with
1090other drivers. For example, file-system drivers may be implemented on top of
1091physical block devices, both represented by IO devices with corresponding
1092drivers. In such a case, the file-system "binding" with the block device may
1093be deferred until the file-system device is initialised.
1094
1095The abstraction currently depends on structures being statically allocated
1096by the drivers and callers, as the system does not yet provide a means of
1097dynamically allocating memory. This may also have the affect of limiting the
1098amount of open resources per driver.
1099
1100
Achin Gupta4f6ad662013-10-25 09:08:21 +01001101- - - - - - - - - - - - - - - - - - - - - - - - - -
1102
Dan Handleye83b0ca2014-01-14 18:17:09 +00001103_Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01001104
1105
1106[User Guide]: user-guide.md
Harry Liebela960f282013-12-12 16:03:44 +00001107[FreeBSD]: http://www.freebsd.org
Achin Gupta4f6ad662013-10-25 09:08:21 +01001108
1109[../plat/common/aarch64/platform_helpers.S]: ../plat/common/aarch64/platform_helpers.S
1110[../plat/fvp/platform.h]: ../plat/fvp/platform.h
Ryan Harkin03cb8fb2014-01-15 17:37:25 +00001111[../plat/fvp/aarch64/plat_common.c]: ../plat/fvp/aarch64/plat_common.c
1112[../plat/fvp/plat_pm.c]: ../plat/fvp/plat_pm.c
Achin Gupta4f6ad662013-10-25 09:08:21 +01001113[../include/runtime_svc.h]: ../include/runtime_svc.h