Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2018, Arm Limited. All rights reserved. |
| 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
Antonio Nino Diaz | 09a00ef | 2019-01-11 13:12:58 +0000 | [diff] [blame] | 7 | #include <drivers/arm/arm_gic.h> |
Sandrine Bailleux | 3cd87d7 | 2018-10-09 11:12:55 +0200 | [diff] [blame] | 8 | #include <mmio.h> |
| 9 | #include <plat_arm.h> |
| 10 | #include <platform.h> |
| 11 | #include <xlat_tables_v2.h> |
| 12 | |
| 13 | /* |
| 14 | * Table of regions to map using the MMU. |
| 15 | */ |
| 16 | #if IMAGE_NS_BL1U |
| 17 | static const mmap_region_t mmap[] = { |
| 18 | MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE, MT_DEVICE | MT_RW | MT_NS), |
| 19 | MAP_REGION_FLAT(FLASH_BASE, FLASH_SIZE, MT_MEMORY | MT_RO | MT_NS), |
| 20 | MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS), |
| 21 | {0} |
| 22 | }; |
| 23 | #elif IMAGE_NS_BL2U |
| 24 | static const mmap_region_t mmap[] = { |
| 25 | MAP_REGION_FLAT(DEVICE0_BASE, DEVICE0_SIZE, MT_DEVICE | MT_RW | MT_NS), |
| 26 | MAP_REGION_FLAT(IOFPGA_PERIPHERALS_BASE, IOFPGA_PERIPHERALS_SIZE, |
| 27 | MT_DEVICE | MT_RW | MT_NS), |
| 28 | MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE, MT_DEVICE | MT_RW | MT_NS), |
| 29 | MAP_REGION_FLAT(FLASH_BASE, FLASH_SIZE, MT_DEVICE | MT_RW | MT_NS), |
| 30 | MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS), |
| 31 | {0} |
| 32 | }; |
| 33 | #elif IMAGE_TFTF |
| 34 | static const mmap_region_t mmap[] = { |
| 35 | MAP_REGION_FLAT(DEVICE0_BASE, DEVICE0_SIZE, MT_DEVICE | MT_RW | MT_NS), |
| 36 | MAP_REGION_FLAT(ETHERNET_BASE, ETHERNET_SIZE, MT_DEVICE | MT_RW | MT_NS), |
| 37 | MAP_REGION_FLAT(IOFPGA_PERIPHERALS_BASE, IOFPGA_PERIPHERALS_SIZE, |
| 38 | MT_DEVICE | MT_RW | MT_NS), |
| 39 | MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE, MT_DEVICE | MT_RW | MT_NS), |
| 40 | #if USE_NVM |
| 41 | MAP_REGION_FLAT(FLASH_BASE, FLASH_SIZE, MT_DEVICE | MT_RW | MT_NS), |
| 42 | #endif |
| 43 | MAP_REGION_FLAT(DRAM_BASE, TFTF_BASE - DRAM_BASE, MT_MEMORY | MT_RW | MT_NS), |
| 44 | {0} |
| 45 | }; |
| 46 | #endif /* IMAGE_NS_BL1U */ |
| 47 | |
| 48 | const mmap_region_t *tftf_platform_get_mmap(void) |
| 49 | { |
| 50 | return mmap; |
| 51 | } |
| 52 | |
| 53 | void tftf_platform_setup(void) |
| 54 | { |
| 55 | arm_platform_setup(); |
| 56 | |
| 57 | #if !IMAGE_NS_BL2U |
| 58 | /* |
| 59 | * The Ethernet IRQ line is high by default which prevents Juno |
| 60 | * from entering system suspend. Configure it to be low. |
| 61 | * |
| 62 | * Interrupts are disabled in NS_BL2U so there's no need to fix this |
| 63 | * as we are not going to suspend the system. |
| 64 | * |
| 65 | * TODO: Currently this needs to be done in a loop for the write |
| 66 | * to IRQ_CFG register to take effect. Need to find the reason for |
| 67 | * this behavior. |
| 68 | */ |
| 69 | int val; |
| 70 | |
| 71 | do { |
| 72 | mmio_write_32(ETHERNET_BASE + ETHERNET_IRQ_CFG_OFFSET, |
| 73 | ETHERNET_IRQ_CFG_VAL); |
| 74 | |
| 75 | val = mmio_read_8(ETHERNET_BASE + ETHERNET_IRQ_CFG_OFFSET); |
| 76 | } while (val != ETHERNET_IRQ_CFG_VAL); |
| 77 | #endif /* IMAGE_NS_BL2U */ |
| 78 | } |
| 79 | |
| 80 | void plat_arm_gic_init(void) |
| 81 | { |
| 82 | arm_gic_init(GICC_BASE, GICD_BASE, GICR_BASE); |
| 83 | } |