blob: c5d2103ae317ad4cd3ab8ac9ad41bf229af61ee4 [file] [log] [blame]
Varun Wadekara2874422020-03-16 17:43:20 -07001/*
2 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
8#include <mmio.h>
9#include <platform.h>
10#include <stddef.h>
11
12#include <utils_def.h>
13
14#define WAKE_AOWAKE_RTC_ID U(73)
15#define WAKE_AOWAKE_CNTRL_73 U(0x124)
16#define WAKE_AOWAKE_MASK_W_73 U(0x2A4)
17#define WAKE_AOWAKE_STATUS_W_73 U(0x430)
18#define WAKE_AOWAKE_TIER2_CTRL_0 U(0x4B0)
19#define WAKE_AOWAKE_TIER2_ROUTING_31_0_0 U(0x4CC)
20#define WAKE_AOWAKE_TIER2_ROUTING_63_32_0 U(0x4D0)
21#define WAKE_AOWAKE_TIER2_ROUTING_95_64_0 U(0x4D4)
22
23
24#define WAKE_AOWAKE_TIER2_CTRL_0_INT_EN_TRUE BIT_32(0)
25#define WAKE_AOWAKE_CNTRL_73_COAL_EN_FIELD BIT_32(6)
26#define WAKE_AOWAKE_CNTRL_73_COAL_GRP_SEL_FIELD BIT_32(5)
27#define WAKE_AOWAKE_CNTRL_73_LEVEL_FIELD BIT_32(3)
28#define WAKE_AOWAKE_STATUS_W_73_CLEAR_FALSE U(0)
29#define WAKE_AOWAKE_MASK_W_73_MASK_UNMASK U(1)
30
31static inline void aowake_write_32(uint32_t offset, uint32_t value)
32{
anzhou113d2d22020-06-04 13:20:18 +080033 mmio_write_32(TEGRA_AOWAKE_BASE + offset, value);
Varun Wadekara2874422020-03-16 17:43:20 -070034}
35
anzhou113d2d22020-06-04 13:20:18 +080036void tegra_set_rtc_as_wakeup_source(void)
Varun Wadekara2874422020-03-16 17:43:20 -070037{
38 /*
39 * Configure RTC as the wake source to tier2 = CCPLEX,
40 * and disable others
41 */
42 aowake_write_32(WAKE_AOWAKE_TIER2_ROUTING_31_0_0, 0U);
43 aowake_write_32(WAKE_AOWAKE_TIER2_ROUTING_63_32_0, 0U);
44 aowake_write_32(WAKE_AOWAKE_TIER2_ROUTING_95_64_0,
45 BIT_32(WAKE_AOWAKE_RTC_ID - 64));
46
47 /* Enable the tier 2 wake up */
48 aowake_write_32(WAKE_AOWAKE_TIER2_CTRL_0, WAKE_AOWAKE_TIER2_CTRL_0_INT_EN_TRUE);
49
50 /* Configure the RTC wake up source as per the golden register value */
51 aowake_write_32(WAKE_AOWAKE_CNTRL_73, WAKE_AOWAKE_CNTRL_73_COAL_EN_FIELD |
52 WAKE_AOWAKE_CNTRL_73_COAL_GRP_SEL_FIELD |
53 WAKE_AOWAKE_CNTRL_73_LEVEL_FIELD);
54
55 /* Clear current wake status of RTC then enable it as a wake source */
56 aowake_write_32(WAKE_AOWAKE_STATUS_W_73, WAKE_AOWAKE_STATUS_W_73_CLEAR_FALSE);
57 aowake_write_32(WAKE_AOWAKE_MASK_W_73, WAKE_AOWAKE_MASK_W_73_MASK_UNMASK);
58}