Varun Wadekar | 91535cd | 2020-03-12 14:32:44 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2020, NVIDIA Corporation. All rights reserved. |
| 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
| 7 | #include <debug.h> |
| 8 | #include <drivers/console.h> |
| 9 | #include <drivers/arm/gic_common.h> |
| 10 | #include <drivers/arm/gic_v2.h> |
| 11 | #include <platform.h> |
| 12 | #include <platform_def.h> |
| 13 | |
| 14 | #include <xlat_tables_v2.h> |
| 15 | |
| 16 | /* |
| 17 | * The memory map currently provides the following apertures |
| 18 | * |
| 19 | * GIC Distributor : 4KB |
| 20 | * GIC CPU Interface : 4KB |
| 21 | * UARTC for the console : 128KB |
| 22 | * RTC : 4KB |
| 23 | * us Timer : 4KB |
| 24 | * DRAM aperture for NVM : 256MB |
| 25 | */ |
| 26 | static const mmap_region_t tegra194_mmap[] = { |
Varun Wadekar | 96b6cd2 | 2020-03-16 17:40:59 -0700 | [diff] [blame] | 27 | MAP_REGION_FLAT(TEGRA194_MC_BASE, 0x2000, /* 8KB */ |
| 28 | MT_DEVICE | MT_RW | MT_NS), |
Varun Wadekar | 91535cd | 2020-03-12 14:32:44 -0700 | [diff] [blame] | 29 | MAP_REGION_FLAT(TEGRA194_GICD_BASE, 0x1000, /* 4KB */ |
| 30 | MT_DEVICE | MT_RW | MT_NS), |
| 31 | MAP_REGION_FLAT(TEGRA194_GICC_BASE, 0x1000, /* 4KB */ |
| 32 | MT_DEVICE | MT_RW | MT_NS), |
| 33 | MAP_REGION_FLAT(TEGRA194_UARTC_BASE, 0x20000U, /* 128KB */ |
| 34 | MT_DEVICE | MT_RW | MT_NS), |
| 35 | MAP_REGION_FLAT(TEGRA194_RTC_BASE, 0x1000, /* 4KB */ |
| 36 | MT_DEVICE | MT_RW | MT_NS), |
| 37 | MAP_REGION_FLAT(TEGRA194_TMRUS_BASE, 0x1000, /* 4KB */ |
| 38 | MT_DEVICE | MT_RW | MT_NS), |
Varun Wadekar | a287442 | 2020-03-16 17:43:20 -0700 | [diff] [blame] | 39 | MAP_REGION_FLAT(TEGRA194_AOWAKE_BASE, 0x1000, /* 4KB */ |
| 40 | MT_DEVICE | MT_RW | MT_NS), |
Varun Wadekar | 96b6cd2 | 2020-03-16 17:40:59 -0700 | [diff] [blame] | 41 | MAP_REGION_FLAT(TEGRA194_SCRATCH_BASE, 0x1000, /* 4KB */ |
| 42 | MT_DEVICE | MT_RW | MT_NS), |
Varun Wadekar | fa6a2d2 | 2020-03-20 22:41:32 -0700 | [diff] [blame^] | 43 | MAP_REGION_FLAT(TEGRA194_SMMU0_BASE, 0x1000, /* 4KB */ |
| 44 | MT_DEVICE | MT_RW | MT_NS), |
Varun Wadekar | 91535cd | 2020-03-12 14:32:44 -0700 | [diff] [blame] | 45 | MAP_REGION_FLAT(DRAM_BASE + TFTF_NVM_OFFSET, TFTF_NVM_SIZE, |
| 46 | MT_MEMORY | MT_RW | MT_NS), |
Varun Wadekar | fa6a2d2 | 2020-03-20 22:41:32 -0700 | [diff] [blame^] | 47 | MAP_REGION_FLAT(TEGRA194_SMMU_CTX_BASE, 0x1000, /* 4KB */ |
| 48 | MT_MEMORY | MT_RW | MT_NS), |
Varun Wadekar | 91535cd | 2020-03-12 14:32:44 -0700 | [diff] [blame] | 49 | {0} |
| 50 | }; |
| 51 | |
| 52 | const mmap_region_t *tftf_platform_get_mmap(void) |
| 53 | { |
| 54 | return tegra194_mmap; |
| 55 | } |
| 56 | |
| 57 | void tftf_plat_arch_setup(void) |
| 58 | { |
| 59 | tftf_plat_configure_mmu(); |
| 60 | } |
| 61 | |
| 62 | void tftf_early_platform_setup(void) |
| 63 | { |
| 64 | /* Tegra194 platforms use UARTC as the console */ |
| 65 | console_init(TEGRA194_UARTC_BASE, TEGRA194_CONSOLE_CLKRATE, |
| 66 | TEGRA194_CONSOLE_BAUDRATE); |
| 67 | } |
| 68 | |
| 69 | void tftf_platform_setup(void) |
| 70 | { |
| 71 | gicv2_init(TEGRA194_GICC_BASE, TEGRA194_GICD_BASE); |
| 72 | gicv2_setup_distif(); |
| 73 | gicv2_probe_gic_cpu_id(); |
| 74 | gicv2_setup_cpuif(); |
Varun Wadekar | 96b6cd2 | 2020-03-16 17:40:59 -0700 | [diff] [blame] | 75 | |
| 76 | /* Setup power management dependencies */ |
| 77 | tegra194_pwr_mgmt_setup(); |
Varun Wadekar | a287442 | 2020-03-16 17:43:20 -0700 | [diff] [blame] | 78 | |
| 79 | /* Configure system suspend wake sources */ |
| 80 | tegra194_set_rtc_as_wakeup_source(); |
Varun Wadekar | 91535cd | 2020-03-12 14:32:44 -0700 | [diff] [blame] | 81 | } |