blob: d420acd6bf259159631998de3ccd42d3433e7426 [file] [log] [blame]
Varun Wadekar91535cd2020-03-12 14:32:44 -07001/*
2 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <debug.h>
8#include <drivers/console.h>
9#include <drivers/arm/gic_common.h>
10#include <drivers/arm/gic_v2.h>
11#include <platform.h>
12#include <platform_def.h>
13
14#include <xlat_tables_v2.h>
15
16/*
Varun Wadekar8dcb7372020-03-26 16:17:01 -070017 * Memory map
Varun Wadekar91535cd2020-03-12 14:32:44 -070018 */
19static const mmap_region_t tegra194_mmap[] = {
Varun Wadekar96b6cd22020-03-16 17:40:59 -070020 MAP_REGION_FLAT(TEGRA194_MC_BASE, 0x2000, /* 8KB */
21 MT_DEVICE | MT_RW | MT_NS),
Varun Wadekar8dcb7372020-03-26 16:17:01 -070022 MAP_REGION_FLAT(TEGRA194_TMR0_BASE, 0x1000, /* 4KB */
23 MT_DEVICE | MT_RW | MT_NS),
24 MAP_REGION_FLAT(TEGRA194_WDT0_BASE, 0x1000, /* 4KB */
25 MT_DEVICE | MT_RW | MT_NS),
Varun Wadekar91535cd2020-03-12 14:32:44 -070026 MAP_REGION_FLAT(TEGRA194_GICD_BASE, 0x1000, /* 4KB */
27 MT_DEVICE | MT_RW | MT_NS),
28 MAP_REGION_FLAT(TEGRA194_GICC_BASE, 0x1000, /* 4KB */
29 MT_DEVICE | MT_RW | MT_NS),
30 MAP_REGION_FLAT(TEGRA194_UARTC_BASE, 0x20000U, /* 128KB */
31 MT_DEVICE | MT_RW | MT_NS),
32 MAP_REGION_FLAT(TEGRA194_RTC_BASE, 0x1000, /* 4KB */
33 MT_DEVICE | MT_RW | MT_NS),
34 MAP_REGION_FLAT(TEGRA194_TMRUS_BASE, 0x1000, /* 4KB */
35 MT_DEVICE | MT_RW | MT_NS),
Varun Wadekara2874422020-03-16 17:43:20 -070036 MAP_REGION_FLAT(TEGRA194_AOWAKE_BASE, 0x1000, /* 4KB */
37 MT_DEVICE | MT_RW | MT_NS),
Varun Wadekar96b6cd22020-03-16 17:40:59 -070038 MAP_REGION_FLAT(TEGRA194_SCRATCH_BASE, 0x1000, /* 4KB */
39 MT_DEVICE | MT_RW | MT_NS),
Varun Wadekarfa6a2d22020-03-20 22:41:32 -070040 MAP_REGION_FLAT(TEGRA194_SMMU0_BASE, 0x1000, /* 4KB */
41 MT_DEVICE | MT_RW | MT_NS),
Varun Wadekar91535cd2020-03-12 14:32:44 -070042 MAP_REGION_FLAT(DRAM_BASE + TFTF_NVM_OFFSET, TFTF_NVM_SIZE,
43 MT_MEMORY | MT_RW | MT_NS),
Varun Wadekarfa6a2d22020-03-20 22:41:32 -070044 MAP_REGION_FLAT(TEGRA194_SMMU_CTX_BASE, 0x1000, /* 4KB */
45 MT_MEMORY | MT_RW | MT_NS),
Varun Wadekar91535cd2020-03-12 14:32:44 -070046 {0}
47};
48
49const mmap_region_t *tftf_platform_get_mmap(void)
50{
51 return tegra194_mmap;
52}
53
54void tftf_plat_arch_setup(void)
55{
56 tftf_plat_configure_mmu();
57}
58
59void tftf_early_platform_setup(void)
60{
61 /* Tegra194 platforms use UARTC as the console */
62 console_init(TEGRA194_UARTC_BASE, TEGRA194_CONSOLE_CLKRATE,
63 TEGRA194_CONSOLE_BAUDRATE);
64}
65
66void tftf_platform_setup(void)
67{
68 gicv2_init(TEGRA194_GICC_BASE, TEGRA194_GICD_BASE);
69 gicv2_setup_distif();
70 gicv2_probe_gic_cpu_id();
71 gicv2_setup_cpuif();
Varun Wadekar96b6cd22020-03-16 17:40:59 -070072
73 /* Setup power management dependencies */
74 tegra194_pwr_mgmt_setup();
Varun Wadekara2874422020-03-16 17:43:20 -070075
76 /* Configure system suspend wake sources */
77 tegra194_set_rtc_as_wakeup_source();
Varun Wadekar91535cd2020-03-12 14:32:44 -070078}