blob: cfc573c20dde82b00c813b357d94ee54ef0ff353 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Arvind Ram Prakash13887ac2024-01-04 15:22:52 -06002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
Sona Mathew07384212022-11-28 13:19:11 -060019#define MIDR_VAR_MASK U(0xf0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020020#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
Arvind Ram Prakash81916212024-08-15 15:08:23 -050026/******************************************************************************
27 * MIDR macros
28 *****************************************************************************/
29/* Extract the partnumber */
30#define EXTRACT_PARTNUM(x) ((x >> MIDR_PN_SHIFT) & MIDR_PN_MASK)
31/* Extract revision and variant info */
32
33#define EXTRACT_REV_VAR(x) (x & MIDR_REV_MASK) | ((x >> (MIDR_VAR_SHIFT - MIDR_REV_BITS)) \
34 & MIDR_VAR_MASK)
35
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020036/*******************************************************************************
37 * MPIDR macros
38 ******************************************************************************/
39#define MPIDR_MT_MASK (ULL(1) << 24)
40#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
41#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
42#define MPIDR_AFFINITY_BITS U(8)
43#define MPIDR_AFFLVL_MASK ULL(0xff)
44#define MPIDR_AFF0_SHIFT U(0)
45#define MPIDR_AFF1_SHIFT U(8)
46#define MPIDR_AFF2_SHIFT U(16)
47#define MPIDR_AFF3_SHIFT U(32)
48#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
49#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
50#define MPIDR_AFFLVL_SHIFT U(3)
51#define MPIDR_AFFLVL0 ULL(0x0)
52#define MPIDR_AFFLVL1 ULL(0x1)
53#define MPIDR_AFFLVL2 ULL(0x2)
54#define MPIDR_AFFLVL3 ULL(0x3)
55#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
56#define MPIDR_AFFLVL0_VAL(mpidr) \
57 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
58#define MPIDR_AFFLVL1_VAL(mpidr) \
59 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
60#define MPIDR_AFFLVL2_VAL(mpidr) \
61 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
62#define MPIDR_AFFLVL3_VAL(mpidr) \
63 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
64/*
65 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
66 * add one while using this macro to define array sizes.
67 * TODO: Support only the first 3 affinity levels for now.
68 */
69#define MPIDR_MAX_AFFLVL U(2)
70
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000071#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000072 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000073 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
74 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
76
77#define MPIDR_AFF_ID(mpid, n) \
78 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
79
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020080/*
81 * An invalid MPID. This value can be used by functions that return an MPID to
82 * indicate an error.
83 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000084#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020085
86/*******************************************************************************
87 * Definitions for CPU system register interface to GICv3
88 ******************************************************************************/
89#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
90#define ICC_SGI1R S3_0_C12_C11_5
91#define ICC_SRE_EL1 S3_0_C12_C12_5
92#define ICC_SRE_EL2 S3_4_C12_C9_5
93#define ICC_SRE_EL3 S3_6_C12_C12_5
94#define ICC_CTLR_EL1 S3_0_C12_C12_4
95#define ICC_CTLR_EL3 S3_6_C12_C12_4
96#define ICC_PMR_EL1 S3_0_C4_C6_0
97#define ICC_RPR_EL1 S3_0_C12_C11_3
AlexeiFedorov2f30f102023-03-13 19:37:46 +000098#define ICC_IGRPEN1_EL3 S3_6_C12_C12_7
99#define ICC_IGRPEN0_EL1 S3_0_C12_C12_6
100#define ICC_HPPIR0_EL1 S3_0_C12_C8_2
101#define ICC_HPPIR1_EL1 S3_0_C12_C12_2
102#define ICC_IAR0_EL1 S3_0_C12_C8_0
103#define ICC_IAR1_EL1 S3_0_C12_C12_0
104#define ICC_EOIR0_EL1 S3_0_C12_C8_1
105#define ICC_EOIR1_EL1 S3_0_C12_C12_1
106#define ICC_SGI0R_EL1 S3_0_C12_C11_7
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000107#define ICV_CTRL_EL1 S3_0_C12_C12_4
108#define ICV_IAR1_EL1 S3_0_C12_C12_0
109#define ICV_IGRPEN1_EL1 S3_0_C12_C12_7
110#define ICV_EOIR1_EL1 S3_0_C12_C12_1
111#define ICV_PMR_EL1 S3_0_C4_C6_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200112
113/*******************************************************************************
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200114 * Definitions for EL2 system registers.
115 ******************************************************************************/
116#define CNTPOFF_EL2 S3_4_C14_C0_6
117#define HDFGRTR2_EL2 S3_4_C3_C1_0
118#define HDFGWTR2_EL2 S3_4_C3_C1_1
119#define HFGRTR2_EL2 S3_4_C3_C1_2
120#define HFGWTR2_EL2 S3_4_C3_C1_3
121#define HDFGRTR_EL2 S3_4_C3_C1_4
122#define HDFGWTR_EL2 S3_4_C3_C1_5
123#define HAFGRTR_EL2 S3_4_C3_C1_6
124#define HFGITR2_EL2 S3_4_C3_C1_7
125#define HFGITR_EL2 S3_4_C1_C1_6
126#define HFGRTR_EL2 S3_4_C1_C1_4
127#define HFGWTR_EL2 S3_4_C1_C1_5
128#define ICH_HCR_EL2 S3_4_C12_C11_0
129#define ICH_VMCR_EL2 S3_4_C12_C11_7
130#define VNCR_EL2 S3_4_C2_C2_0
131#define PMSCR_EL2 S3_4_C9_C9_0
132#define TFSR_EL2 S3_4_C5_C6_0
133#define CONTEXTIDR_EL2 S3_4_C13_C0_1
134#define TTBR1_EL2 S3_4_C2_C0_1
135
136/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200137 * Generic timer memory mapped registers & offsets
138 ******************************************************************************/
139#define CNTCR_OFF U(0x000)
140#define CNTFID_OFF U(0x020)
141
142#define CNTCR_EN (U(1) << 0)
143#define CNTCR_HDBG (U(1) << 1)
144#define CNTCR_FCREQ(x) ((x) << 8)
145
146/*******************************************************************************
147 * System register bit definitions
148 ******************************************************************************/
149/* CLIDR definitions */
150#define LOUIS_SHIFT U(21)
151#define LOC_SHIFT U(24)
152#define CLIDR_FIELD_WIDTH U(3)
153
154/* CSSELR definitions */
155#define LEVEL_SHIFT U(1)
156
157/* Data cache set/way op type defines */
158#define DCISW U(0x0)
159#define DCCISW U(0x1)
160#define DCCSW U(0x2)
161
162/* ID_AA64PFR0_EL1 definitions */
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500163#define ID_AA64PFR0_EL0_SHIFT U(0)
164#define ID_AA64PFR0_EL1_SHIFT U(4)
165#define ID_AA64PFR0_EL2_SHIFT U(8)
166#define ID_AA64PFR0_EL3_SHIFT U(12)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500167#define ID_AA64PFR0_ELX_MASK ULL(0xf)
Olivier Deprez2661ba52024-02-19 18:50:53 +0100168#define ID_AA64PFR0_FP_SHIFT U(16)
169#define ID_AA64PFR0_FP_WIDTH U(4)
170#define ID_AA64PFR0_FP_MASK U(0xf)
171#define ID_AA64PFR0_ADVSIMD_SHIFT U(20)
172#define ID_AA64PFR0_ADVSIMD_WIDTH U(4)
173#define ID_AA64PFR0_ADVSIMD_MASK U(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500174#define ID_AA64PFR0_GIC_SHIFT U(24)
175#define ID_AA64PFR0_GIC_WIDTH U(4)
176#define ID_AA64PFR0_GIC_MASK ULL(0xf)
177#define ID_AA64PFR0_GIC_NOT_SUPPORTED ULL(0x0)
178#define ID_AA64PFR0_GICV3_GICV4_SUPPORTED ULL(0x1)
179#define ID_AA64PFR0_GICV4_1_SUPPORTED ULL(0x2)
Olivier Deprez2661ba52024-02-19 18:50:53 +0100180#define ID_AA64PFR0_RAS_MASK ULL(0xf)
181#define ID_AA64PFR0_RAS_SHIFT U(28)
182#define ID_AA64PFR0_RAS_WIDTH U(4)
183#define ID_AA64PFR0_RAS_NOT_SUPPORTED ULL(0x0)
184#define ID_AA64PFR0_RAS_SUPPORTED ULL(0x1)
185#define ID_AA64PFR0_RASV1P1_SUPPORTED ULL(0x2)
186#define ID_AA64PFR0_SVE_SHIFT U(32)
187#define ID_AA64PFR0_SVE_WIDTH U(4)
188#define ID_AA64PFR0_SVE_MASK ULL(0xf)
189#define ID_AA64PFR0_SVE_LENGTH U(4)
190#define ID_AA64PFR0_MPAM_SHIFT U(40)
191#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
192#define ID_AA64PFR0_AMU_SHIFT U(44)
193#define ID_AA64PFR0_AMU_LENGTH U(4)
194#define ID_AA64PFR0_AMU_MASK ULL(0xf)
195#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
196#define ID_AA64PFR0_AMU_V1 U(0x1)
197#define ID_AA64PFR0_AMU_V1P1 U(0x2)
198#define ID_AA64PFR0_DIT_SHIFT U(48)
199#define ID_AA64PFR0_DIT_MASK ULL(0xf)
200#define ID_AA64PFR0_DIT_LENGTH U(4)
201#define ID_AA64PFR0_DIT_SUPPORTED U(1)
202#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
203#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
204#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
205#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
206#define ID_AA64PFR0_FEAT_RME_V1 U(1)
207#define ID_AA64PFR0_CSV2_SHIFT U(56)
208#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
209#define ID_AA64PFR0_CSV2_WIDTH U(4)
210#define ID_AA64PFR0_CSV2_NOT_SUPPORTED ULL(0x0)
211#define ID_AA64PFR0_CSV2_SUPPORTED ULL(0x1)
212#define ID_AA64PFR0_CSV2_2_SUPPORTED ULL(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200213
214/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
Manish V Badarkhe41bce212022-11-17 12:34:40 +0000215#define ID_AA64DFR0_PMS_SHIFT U(32)
216#define ID_AA64DFR0_PMS_LENGTH U(4)
217#define ID_AA64DFR0_PMS_MASK ULL(0xf)
218#define ID_AA64DFR0_SPE_NOT_SUPPORTED U(0)
219#define ID_AA64DFR0_SPE U(1)
220#define ID_AA64DFR0_SPE_V1P1 U(2)
221#define ID_AA64DFR0_SPE_V1P2 U(3)
222#define ID_AA64DFR0_SPE_V1P3 U(4)
223#define ID_AA64DFR0_SPE_V1P4 U(5)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200224
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100225/* ID_AA64DFR0_EL1.DEBUG definitions */
226#define ID_AA64DFR0_DEBUG_SHIFT U(0)
227#define ID_AA64DFR0_DEBUG_LENGTH U(4)
228#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100229#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
230 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100231#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
232#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
233#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
234#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
Arvind Ram Prakash2f2c9592024-06-06 16:34:28 -0500235#define ID_AA64DFR0_V8_9_DEBUG_ARCH_SUPPORTED U(0xb)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100236
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100237/* ID_AA64DFR0_EL1.HPMN0 definitions */
238#define ID_AA64DFR0_HPMN0_SHIFT U(60)
239#define ID_AA64DFR0_HPMN0_MASK ULL(0xf)
240#define ID_AA64DFR0_HPMN0_SUPPORTED ULL(1)
241
johpow018c3da8b2022-01-31 18:14:41 -0600242/* ID_AA64DFR0_EL1.BRBE definitions */
243#define ID_AA64DFR0_BRBE_SHIFT U(52)
244#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
245#define ID_AA64DFR0_BRBE_SUPPORTED ULL(1)
246
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100247/* ID_AA64DFR0_EL1.TraceBuffer definitions */
248#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
249#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
250#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
Charlie Bareham9601dc52024-08-28 17:27:18 +0100251#define ID_AA64DFR0_TRACEBUFFER_WIDTH U(4)
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100252
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100253/* ID_DFR0_EL1.Tracefilt definitions */
254#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
255#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
256#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
257
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100258/* ID_AA64DFR0_EL1.PMUVer definitions */
259#define ID_AA64DFR0_PMUVER_SHIFT U(8)
260#define ID_AA64DFR0_PMUVER_MASK ULL(0xf)
261#define ID_AA64DFR0_PMUVER_NOT_SUPPORTED ULL(0)
262
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100263/* ID_AA64DFR0_EL1.TraceVer definitions */
264#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
265#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
266#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
267
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200268#define EL_IMPL_NONE ULL(0)
269#define EL_IMPL_A64ONLY ULL(1)
270#define EL_IMPL_A64_A32 ULL(2)
271
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500272/* ID_AA64ISAR0_EL1 definitions */
273#define ID_AA64ISAR0_EL1 S3_0_C0_C6_0
274#define ID_AA64ISAR0_TLB_MASK ULL(0xf)
275#define ID_AA64ISAR0_TLB_SHIFT U(56)
276#define ID_AA64ISAR0_TLB_WIDTH U(4)
277#define ID_AA64ISAR0_TLBIRANGE_SUPPORTED ULL(0x2)
278#define ID_AA64ISAR0_TLB_NOT_SUPPORTED ULL(0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200279
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100280/* ID_AA64ISAR1_EL1 definitions */
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500281#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
282#define ID_AA64ISAR1_GPI_SHIFT U(28)
283#define ID_AA64ISAR1_GPI_WIDTH U(4)
284#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
285#define ID_AA64ISAR1_GPA_SHIFT U(24)
286#define ID_AA64ISAR1_GPA_WIDTH U(4)
287#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
288#define ID_AA64ISAR1_API_SHIFT U(8)
289#define ID_AA64ISAR1_API_WIDTH U(4)
290#define ID_AA64ISAR1_API_MASK ULL(0xf)
291#define ID_AA64ISAR1_APA_SHIFT U(4)
292#define ID_AA64ISAR1_APA_WIDTH U(4)
293#define ID_AA64ISAR1_APA_MASK ULL(0xf)
294#define ID_AA64ISAR1_SPECRES_MASK ULL(0xf)
295#define ID_AA64ISAR1_SPECRES_SHIFT U(40)
296#define ID_AA64ISAR1_SPECRES_WIDTH U(4)
297#define ID_AA64ISAR1_SPECRES_NOT_SUPPORTED ULL(0x0)
298#define ID_AA64ISAR1_SPECRES_SUPPORTED ULL(0x1)
299#define ID_AA64ISAR1_DPB_MASK ULL(0xf)
300#define ID_AA64ISAR1_DPB_SHIFT U(0)
301#define ID_AA64ISAR1_DPB_WIDTH U(4)
302#define ID_AA64ISAR1_DPB_NOT_SUPPORTED ULL(0x0)
303#define ID_AA64ISAR1_DPB_SUPPORTED ULL(0x1)
304#define ID_AA64ISAR1_DPB2_SUPPORTED ULL(0x2)
305#define ID_AA64ISAR1_LS64_MASK ULL(0xf)
306#define ID_AA64ISAR1_LS64_SHIFT U(60)
307#define ID_AA64ISAR1_LS64_WIDTH U(4)
308#define ID_AA64ISAR1_LS64_NOT_SUPPORTED ULL(0x0)
309#define ID_AA64ISAR1_LS64_SUPPORTED ULL(0x1)
310#define ID_AA64ISAR1_LS64_V_SUPPORTED ULL(0x2)
311#define ID_AA64ISAR1_LS64_ACCDATA_SUPPORTED ULL(0x3)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100312
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000313/* ID_AA64ISAR2_EL1 definitions */
314#define ID_AA64ISAR2_EL1 S3_0_C0_C6_2
315#define ID_AA64ISAR2_WFXT_MASK ULL(0xf)
316#define ID_AA64ISAR2_WFXT_SHIFT U(0x0)
317#define ID_AA64ISAR2_WFXT_SUPPORTED ULL(0x2)
Juan Pablo Condeebd1b692022-06-30 17:47:35 -0400318#define ID_AA64ISAR2_GPA3_SHIFT U(8)
319#define ID_AA64ISAR2_GPA3_MASK ULL(0xf)
320#define ID_AA64ISAR2_APA3_SHIFT U(12)
321#define ID_AA64ISAR2_APA3_MASK ULL(0xf)
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000322
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000323/* ID_AA64MMFR0_EL1 definitions */
324#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
325#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
326
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200327#define PARANGE_0000 U(32)
328#define PARANGE_0001 U(36)
329#define PARANGE_0010 U(40)
330#define PARANGE_0011 U(42)
331#define PARANGE_0100 U(44)
332#define PARANGE_0101 U(48)
333#define PARANGE_0110 U(52)
334
Jimmy Brisson945095a2020-04-16 10:54:59 -0500335#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
336#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
337#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
338#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
339#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
340
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500341#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
342#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
343#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
344#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
Arvind Ram Prakash94963d42024-06-13 17:19:56 -0500345#define ID_AA64MMFR0_EL1_FGT2_SUPPORTED ULL(0x2)
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500346
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200347#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100348#define ID_AA64MMFR0_EL1_TGRAN4_WIDTH U(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200349#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
350#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100351#define ID_AA64MMFR0_EL1_TGRAN4_52B_SUPPORTED ULL(0x1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200352#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
353
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100354#define ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT U(40)
355#define ID_AA64MMFR0_EL1_TGRAN4_2_WIDTH U(4)
356#define ID_AA64MMFR0_EL1_TGRAN4_2_MASK ULL(0xf)
357#define ID_AA64MMFR0_EL1_TGRAN4_2_AS_1 ULL(0x0)
358#define ID_AA64MMFR0_EL1_TGRAN4_2_NOT_SUPPORTED ULL(0x1)
359#define ID_AA64MMFR0_EL1_TGRAN4_2_SUPPORTED ULL(0x2)
360#define ID_AA64MMFR0_EL1_TGRAN4_2_52B_SUPPORTED ULL(0x3)
361
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200362#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100363#define ID_AA64MMFR0_EL1_TGRAN64_WIDTH U(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200364#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
365#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
366#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
367
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100368#define ID_AA64MMFR0_EL1_TGRAN64_2_SHIFT U(36)
369#define ID_AA64MMFR0_EL1_TGRAN64_2_WIDTH U(4)
370#define ID_AA64MMFR0_EL1_TGRAN64_2_MASK ULL(0xf)
371#define ID_AA64MMFR0_EL1_TGRAN64_2_AS_1 ULL(0x0)
372#define ID_AA64MMFR0_EL1_TGRAN64_2_NOT_SUPPORTED ULL(0x1)
373#define ID_AA64MMFR0_EL1_TGRAN64_2_SUPPORTED ULL(0x2)
374
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200375#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100376#define ID_AA64MMFR0_EL1_TGRAN16_WIDTH U(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200377#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
378#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
379#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100380#define ID_AA64MMFR0_EL1_TGRAN16_52B_SUPPORTED ULL(0x2)
381
382#define ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT U(32)
383#define ID_AA64MMFR0_EL1_TGRAN16_2_WIDTH U(4)
384#define ID_AA64MMFR0_EL1_TGRAN16_2_MASK ULL(0xf)
385#define ID_AA64MMFR0_EL1_TGRAN16_2_AS_1 ULL(0x0)
386#define ID_AA64MMFR0_EL1_TGRAN16_2_NOT_SUPPORTED ULL(0x1)
387#define ID_AA64MMFR0_EL1_TGRAN16_2_SUPPORTED ULL(0x2)
388#define ID_AA64MMFR0_EL1_TGRAN16_2_52B_SUPPORTED ULL(0x3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200389
Daniel Boulby39e4df22021-02-02 19:27:41 +0000390/* ID_AA64MMFR1_EL1 definitions */
391#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
392#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500393#define ID_AA64MMFR1_EL1_PAN_WIDTH U(4)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000394#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
395#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
396#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
johpow01d0bbe6e2021-11-11 16:13:32 -0600397#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
398#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
399#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
400#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000401#define ID_AA64MMFR1_EL1_AFP_SHIFT U(44)
402#define ID_AA64MMFR1_EL1_AFP_MASK ULL(0xf)
403#define ID_AA64MMFR1_EL1_AFP_SUPPORTED ULL(0x1)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500404#define ID_AA64MMFR1_EL1_LO_SHIFT U(16)
405#define ID_AA64MMFR1_EL1_LO_MASK ULL(0xf)
406#define ID_AA64MMFR1_EL1_LO_WIDTH U(4)
407#define ID_AA64MMFR1_EL1_LOR_NOT_SUPPORTED ULL(0x0)
408#define ID_AA64MMFR1_EL1_LOR_SUPPORTED ULL(0x1)
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200409#define ID_AA64MMFR1_EL1_VHE_SHIFT ULL(8)
410#define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500411
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000412/* ID_AA64MMFR2_EL1 definitions */
413#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000414
415#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
416#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
417
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000418#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
419#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
420
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200421#define ID_AA64MMFR2_EL1_NV_SHIFT U(24)
422#define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf)
423#define NV2_IMPLEMENTED ULL(0x2)
424
Jayanth Dodderi Chidanandf2f1e272024-09-03 11:49:51 +0100425/* ID_AA64MMFR3_EL1 definitions */
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100426#define ID_AA64MMFR3_EL1 S3_0_C0_C7_3
Jayanth Dodderi Chidanandf2f1e272024-09-03 11:49:51 +0100427
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100428#define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20)
429#define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf)
430#define ID_AA64MMFR3_EL1_S2POE_WIDTH U(4)
431#define ID_AA64MMFR3_EL1_S2POE_SUPPORTED ULL(0x1)
432
433#define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16)
434#define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf)
435#define ID_AA64MMFR3_EL1_S1POE_WIDTH U(4)
436#define ID_AA64MMFR3_EL1_S1POE_SUPPORTED ULL(0x1)
437
438#define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12)
439#define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf)
440#define ID_AA64MMFR3_EL1_S2PIE_WIDTH U(4)
441#define ID_AA64MMFR3_EL1_S2PIE_SUPPORTED ULL(0x1)
442
443#define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8)
444#define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf)
445#define ID_AA64MMFR3_EL1_S1PIE_WIDTH U(4)
446#define ID_AA64MMFR3_EL1_S1PIE_SUPPORTED ULL(0x1)
447
448#define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0)
449#define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf)
450#define ID_AA64MMFR3_EL1_TCRX_WIDTH U(4)
451#define ID_AA64MMFR3_EL1_TCR2_SUPPORTED ULL(0x1)
Jayanth Dodderi Chidanandf2f1e272024-09-03 11:49:51 +0100452
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000453/* ID_AA64PFR1_EL1 definitions */
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100454#define ID_AA64PFR1_EL1_GCS_SHIFT U(44)
455#define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf)
456#define ID_AA64PFR1_EL1_GCS_WIDTH U(4)
457#define ID_AA64PFR1_EL1_GCS_SUPPORTED ULL(1)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000458
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500459#define ID_AA64PFR1_CSV2_FRAC_SHIFT U(32)
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100460#define ID_AA64PFR1_CSV2_FRAC_MASK ULL(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500461#define ID_AA64PFR1_CSV2_FRAC_WIDTH U(4)
462#define ID_AA64PFR1_CSV2_1P1_SUPPORTED ULL(0x1)
463#define ID_AA64PFR1_CSV2_1P2_SUPPORTED ULL(0x2)
464
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100465#define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28)
466#define ID_AA64PFR1_EL1_RNDR_TRAP_MASK ULL(0xf)
467#define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED ULL(0x1)
468#define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED ULL(0x0)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200469
Jayanth Dodderi Chidanandb3ffd3c2023-02-13 12:15:11 +0000470#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
471#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
Arunachalam Ganapathy1768e592023-05-23 13:28:38 +0100472#define ID_AA64PFR1_EL1_SME_WIDTH ULL(0x4)
Jayanth Dodderi Chidanandb3ffd3c2023-02-13 12:15:11 +0000473#define ID_AA64PFR1_EL1_SME_NOT_SUPPORTED ULL(0x0)
474#define ID_AA64PFR1_EL1_SME_SUPPORTED ULL(0x1)
Jayanth Dodderi Chidanand95d5d272023-01-16 17:58:47 +0000475#define ID_AA64PFR1_EL1_SME2_SUPPORTED ULL(0x2)
johpow0150ccb552020-11-10 19:22:13 -0600476
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100477#define ID_AA64PFR1_MPAM_FRAC_SHIFT U(16)
478#define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf)
479
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500480#define ID_AA64PFR1_RAS_FRAC_SHIFT U(12)
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100481#define ID_AA64PFR1_RAS_FRAC_MASK ULL(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500482#define ID_AA64PFR1_RAS_FRAC_WIDTH U(4)
483#define ID_AA64PFR1_RASV1P1_SUPPORTED ULL(0x1)
484
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100485#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
486#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
487#define ID_AA64PFR1_EL1_MTE_WIDTH U(4)
488#define MTE_UNIMPLEMENTED ULL(0)
489#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
490#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
491
492#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
493#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
494#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
495
496#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
497#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
498#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
Arvind Ram Prakash13887ac2024-01-04 15:22:52 -0600499
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000500/* ID_PFR1_EL1 definitions */
501#define ID_PFR1_VIRTEXT_SHIFT U(12)
502#define ID_PFR1_VIRTEXT_MASK U(0xf)
503#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
504 & ID_PFR1_VIRTEXT_MASK)
505
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200506/* SCTLR definitions */
507#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
508 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
509 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
510
511#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
512 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000513#define SCTLR_AARCH32_EL1_RES1 \
514 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
515 (U(1) << 4) | (U(1) << 3))
516
517#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
518 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
519 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200520
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000521#define SCTLR_M_BIT (ULL(1) << 0)
522#define SCTLR_A_BIT (ULL(1) << 1)
523#define SCTLR_C_BIT (ULL(1) << 2)
524#define SCTLR_SA_BIT (ULL(1) << 3)
525#define SCTLR_SA0_BIT (ULL(1) << 4)
526#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
527#define SCTLR_ITD_BIT (ULL(1) << 7)
528#define SCTLR_SED_BIT (ULL(1) << 8)
529#define SCTLR_UMA_BIT (ULL(1) << 9)
530#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100531#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000532#define SCTLR_DZE_BIT (ULL(1) << 14)
533#define SCTLR_UCT_BIT (ULL(1) << 15)
534#define SCTLR_NTWI_BIT (ULL(1) << 16)
535#define SCTLR_NTWE_BIT (ULL(1) << 18)
536#define SCTLR_WXN_BIT (ULL(1) << 19)
537#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100538#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000539#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000540#define SCTLR_E0E_BIT (ULL(1) << 24)
541#define SCTLR_EE_BIT (ULL(1) << 25)
542#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100543#define SCTLR_EnDA_BIT (ULL(1) << 27)
544#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000545#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000546#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200547#define SCTLR_RESET_VAL SCTLR_EL3_RES1
548
549/* CPACR_El1 definitions */
550#define CPACR_EL1_FPEN(x) ((x) << 20)
551#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
552#define CPACR_EL1_FP_TRAP_ALL U(0x2)
553#define CPACR_EL1_FP_TRAP_NONE U(0x3)
554
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +0100555#define CPACR_EL1_ZEN(x) ((x) << 16)
556#define CPACR_EL1_ZEN_TRAP_EL0 U(0x1)
557#define CPACR_EL1_ZEN_TRAP_ALL U(0x2)
558#define CPACR_EL1_ZEN_TRAP_NONE U(0x3)
559
Arunachalam Ganapathy1768e592023-05-23 13:28:38 +0100560#define CPACR_EL1_SMEN(x) ((x) << 24)
561#define CPACR_EL1_SMEN_TRAP_EL0 U(0x1)
562#define CPACR_EL1_SMEN_TRAP_ALL U(0x2)
563#define CPACR_EL1_SMEN_TRAP_NONE U(0x3)
564
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200565/* SCR definitions */
566#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500567#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200568#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200569#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000570#define SCR_API_BIT (U(1) << 17)
571#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200572#define SCR_TWE_BIT (U(1) << 13)
573#define SCR_TWI_BIT (U(1) << 12)
574#define SCR_ST_BIT (U(1) << 11)
575#define SCR_RW_BIT (U(1) << 10)
576#define SCR_SIF_BIT (U(1) << 9)
577#define SCR_HCE_BIT (U(1) << 8)
578#define SCR_SMD_BIT (U(1) << 7)
579#define SCR_EA_BIT (U(1) << 3)
580#define SCR_FIQ_BIT (U(1) << 2)
581#define SCR_IRQ_BIT (U(1) << 1)
582#define SCR_NS_BIT (U(1) << 0)
583#define SCR_VALID_BIT_MASK U(0x2f8f)
584#define SCR_RESET_VAL SCR_RES1_BITS
585
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000586/* MDCR_EL3 definitions */
587#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100588#define MDCR_SPD32_LEGACY ULL(0x0)
589#define MDCR_SPD32_DISABLE ULL(0x2)
590#define MDCR_SPD32_ENABLE ULL(0x3)
591#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000592#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100593#define MDCR_NSPB_EL1 ULL(0x3)
594#define MDCR_TDOSA_BIT (ULL(1) << 10)
595#define MDCR_TDA_BIT (ULL(1) << 9)
596#define MDCR_TPM_BIT (ULL(1) << 6)
597#define MDCR_SCCD_BIT (ULL(1) << 23)
598#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000599
600/* MDCR_EL2 definitions */
601#define MDCR_EL2_TPMS (U(1) << 14)
602#define MDCR_EL2_E2PB(x) ((x) << 12)
603#define MDCR_EL2_E2PB_EL1 U(0x3)
604#define MDCR_EL2_TDRA_BIT (U(1) << 11)
605#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
606#define MDCR_EL2_TDA_BIT (U(1) << 9)
607#define MDCR_EL2_TDE_BIT (U(1) << 8)
608#define MDCR_EL2_HPME_BIT (U(1) << 7)
609#define MDCR_EL2_TPM_BIT (U(1) << 6)
610#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100611#define MDCR_EL2_HPMN_SHIFT U(0)
612#define MDCR_EL2_HPMN_MASK ULL(0x1f)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000613#define MDCR_EL2_RESET_VAL U(0x0)
614
615/* HSTR_EL2 definitions */
616#define HSTR_EL2_RESET_VAL U(0x0)
617#define HSTR_EL2_T_MASK U(0xff)
618
619/* CNTHP_CTL_EL2 definitions */
620#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
621#define CNTHP_CTL_RESET_VAL U(0x0)
622
623/* VTTBR_EL2 definitions */
624#define VTTBR_RESET_VAL ULL(0x0)
625#define VTTBR_VMID_MASK ULL(0xff)
626#define VTTBR_VMID_SHIFT U(48)
627#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
628#define VTTBR_BADDR_SHIFT U(0)
629
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200630/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500631#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000632#define HCR_API_BIT (ULL(1) << 41)
633#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000634#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000635#define HCR_TGE_BIT (ULL(1) << 27)
636#define HCR_RW_SHIFT U(31)
637#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
638#define HCR_AMO_BIT (ULL(1) << 5)
639#define HCR_IMO_BIT (ULL(1) << 4)
640#define HCR_FMO_BIT (ULL(1) << 3)
641
642/* ISR definitions */
643#define ISR_A_SHIFT U(8)
644#define ISR_I_SHIFT U(7)
645#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200646
647/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000648#define CNTHCTL_RESET_VAL U(0x0)
649#define EVNTEN_BIT (U(1) << 2)
650#define EL1PCEN_BIT (U(1) << 1)
651#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200652
653/* CNTKCTL_EL1 definitions */
654#define EL0PTEN_BIT (U(1) << 9)
655#define EL0VTEN_BIT (U(1) << 8)
656#define EL0PCTEN_BIT (U(1) << 0)
657#define EL0VCTEN_BIT (U(1) << 1)
658#define EVNTEN_BIT (U(1) << 2)
659#define EVNTDIR_BIT (U(1) << 3)
660#define EVNTI_SHIFT U(4)
661#define EVNTI_MASK U(0xf)
662
663/* CPTR_EL2 definitions */
Arunachalam Ganapathy92f18682023-09-02 01:41:28 +0100664#define CPTR_EL2_RES1 ((ULL(1) << 13) | (ULL(1) << 9) | (ULL(0xff)))
Ambroise Vincentfae77722019-03-07 10:17:15 +0000665#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
666#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
667#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600668#define CPTR_EL2_TSM_BIT (ULL(1) << 12)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000669#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
670#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000671#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200672
673/* CPSR/SPSR definitions */
674#define DAIF_FIQ_BIT (U(1) << 0)
675#define DAIF_IRQ_BIT (U(1) << 1)
676#define DAIF_ABT_BIT (U(1) << 2)
677#define DAIF_DBG_BIT (U(1) << 3)
678#define SPSR_DAIF_SHIFT U(6)
679#define SPSR_DAIF_MASK U(0xf)
680
681#define SPSR_AIF_SHIFT U(6)
682#define SPSR_AIF_MASK U(0x7)
683
684#define SPSR_E_SHIFT U(9)
685#define SPSR_E_MASK U(0x1)
686#define SPSR_E_LITTLE U(0x0)
687#define SPSR_E_BIG U(0x1)
688
689#define SPSR_T_SHIFT U(5)
690#define SPSR_T_MASK U(0x1)
691#define SPSR_T_ARM U(0x0)
692#define SPSR_T_THUMB U(0x1)
693
694#define SPSR_M_SHIFT U(4)
695#define SPSR_M_MASK U(0x1)
696#define SPSR_M_AARCH64 U(0x0)
697#define SPSR_M_AARCH32 U(0x1)
698
699#define DISABLE_ALL_EXCEPTIONS \
700 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
701
702#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
703
704/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000705 * RMR_EL3 definitions
706 */
707#define RMR_EL3_RR_BIT (U(1) << 1)
708#define RMR_EL3_AA64_BIT (U(1) << 0)
709
710/*
711 * HI-VECTOR address for AArch32 state
712 */
713#define HI_VECTOR_BASE U(0xFFFF0000)
714
715/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200716 * TCR defintions
717 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000718#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200719#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200720#define TCR_EL1_IPS_SHIFT U(32)
721#define TCR_EL2_PS_SHIFT U(16)
722#define TCR_EL3_PS_SHIFT U(16)
723
724#define TCR_TxSZ_MIN ULL(16)
725#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000726#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200727
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100728#define TCR_T0SZ_SHIFT U(0)
729#define TCR_T1SZ_SHIFT U(16)
730
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200731/* (internal) physical address size bits in EL3/EL1 */
732#define TCR_PS_BITS_4GB ULL(0x0)
733#define TCR_PS_BITS_64GB ULL(0x1)
734#define TCR_PS_BITS_1TB ULL(0x2)
735#define TCR_PS_BITS_4TB ULL(0x3)
736#define TCR_PS_BITS_16TB ULL(0x4)
737#define TCR_PS_BITS_256TB ULL(0x5)
738
739#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
740#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
741#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
742#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
743#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
744#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
745
746#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
747#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
748#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
749#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
750
751#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
752#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
753#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
754#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
755
756#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
757#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
758#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
759
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100760#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
761#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
762#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
763#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
764
765#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
766#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
767#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
768#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
769
770#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
771#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
772#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
773
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200774#define TCR_TG0_SHIFT U(14)
775#define TCR_TG0_MASK ULL(3)
776#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
777#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
778#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
779
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100780#define TCR_TG1_SHIFT U(30)
781#define TCR_TG1_MASK ULL(3)
782#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
783#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
784#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
785
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200786#define TCR_EPD0_BIT (ULL(1) << 7)
787#define TCR_EPD1_BIT (ULL(1) << 23)
788
789#define MODE_SP_SHIFT U(0x0)
790#define MODE_SP_MASK U(0x1)
791#define MODE_SP_EL0 U(0x0)
792#define MODE_SP_ELX U(0x1)
793
794#define MODE_RW_SHIFT U(0x4)
795#define MODE_RW_MASK U(0x1)
796#define MODE_RW_64 U(0x0)
797#define MODE_RW_32 U(0x1)
798
799#define MODE_EL_SHIFT U(0x2)
800#define MODE_EL_MASK U(0x3)
801#define MODE_EL3 U(0x3)
802#define MODE_EL2 U(0x2)
803#define MODE_EL1 U(0x1)
804#define MODE_EL0 U(0x0)
805
806#define MODE32_SHIFT U(0)
807#define MODE32_MASK U(0xf)
808#define MODE32_usr U(0x0)
809#define MODE32_fiq U(0x1)
810#define MODE32_irq U(0x2)
811#define MODE32_svc U(0x3)
812#define MODE32_mon U(0x6)
813#define MODE32_abt U(0x7)
814#define MODE32_hyp U(0xa)
815#define MODE32_und U(0xb)
816#define MODE32_sys U(0xf)
817
818#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
819#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
820#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
821#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
822
823#define SPSR_64(el, sp, daif) \
824 ((MODE_RW_64 << MODE_RW_SHIFT) | \
825 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
826 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
827 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
828
829#define SPSR_MODE32(mode, isa, endian, aif) \
830 ((MODE_RW_32 << MODE_RW_SHIFT) | \
831 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
832 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
833 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
834 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
835
836/*
837 * TTBR Definitions
838 */
839#define TTBR_CNP_BIT ULL(0x1)
840
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000841/*
842 * CTR_EL0 definitions
843 */
844#define CTR_CWG_SHIFT U(24)
845#define CTR_CWG_MASK U(0xf)
846#define CTR_ERG_SHIFT U(20)
847#define CTR_ERG_MASK U(0xf)
848#define CTR_DMINLINE_SHIFT U(16)
849#define CTR_DMINLINE_MASK U(0xf)
850#define CTR_L1IP_SHIFT U(14)
851#define CTR_L1IP_MASK U(0x3)
852#define CTR_IMINLINE_SHIFT U(0)
853#define CTR_IMINLINE_MASK U(0xf)
854
855#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
856
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000857/*
858 * FPCR definitions
859 */
860#define FPCR_FIZ_BIT (ULL(1) << 0)
861#define FPCR_AH_BIT (ULL(1) << 1)
862#define FPCR_NEP_BIT (ULL(1) << 2)
863
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200864/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000865#define CNTP_CTL_ENABLE_SHIFT U(0)
866#define CNTP_CTL_IMASK_SHIFT U(1)
867#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200868
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000869#define CNTP_CTL_ENABLE_MASK U(1)
870#define CNTP_CTL_IMASK_MASK U(1)
871#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200872
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200873/* Exception Syndrome register bits and bobs */
874#define ESR_EC_SHIFT U(26)
875#define ESR_EC_MASK U(0x3f)
876#define ESR_EC_LENGTH U(6)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100877#define ESR_ISS_SHIFT U(0x0)
878#define ESR_ISS_MASK U(0x1ffffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200879#define EC_UNKNOWN U(0x0)
880#define EC_WFE_WFI U(0x1)
881#define EC_AARCH32_CP15_MRC_MCR U(0x3)
882#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
883#define EC_AARCH32_CP14_MRC_MCR U(0x5)
884#define EC_AARCH32_CP14_LDC_STC U(0x6)
885#define EC_FP_SIMD U(0x7)
886#define EC_AARCH32_CP10_MRC U(0x8)
887#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
888#define EC_ILLEGAL U(0xe)
889#define EC_AARCH32_SVC U(0x11)
890#define EC_AARCH32_HVC U(0x12)
891#define EC_AARCH32_SMC U(0x13)
892#define EC_AARCH64_SVC U(0x15)
893#define EC_AARCH64_HVC U(0x16)
894#define EC_AARCH64_SMC U(0x17)
895#define EC_AARCH64_SYS U(0x18)
896#define EC_IABORT_LOWER_EL U(0x20)
897#define EC_IABORT_CUR_EL U(0x21)
898#define EC_PC_ALIGN U(0x22)
899#define EC_DABORT_LOWER_EL U(0x24)
900#define EC_DABORT_CUR_EL U(0x25)
901#define EC_SP_ALIGN U(0x26)
902#define EC_AARCH32_FP U(0x28)
903#define EC_AARCH64_FP U(0x2c)
904#define EC_SERROR U(0x2f)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100905/* Data Fault Status code, not all error codes listed */
906#define ISS_DFSC_MASK U(0x3f)
Shruti Guptab027f572024-01-02 22:00:29 +0000907#define DFSC_L0_ADR_SIZE_FAULT U(0)
Shruti Guptae68494e2023-11-06 11:04:57 +0000908#define DFSC_L0_TRANS_FAULT U(4)
909#define DFSC_L1_TRANS_FAULT U(5)
910#define DFSC_L2_TRANS_FAULT U(6)
911#define DFSC_L3_TRANS_FAULT U(7)
Shruti Guptab027f572024-01-02 22:00:29 +0000912#define DFSC_NO_WALK_SEA U(0x10)
Shruti Guptae68494e2023-11-06 11:04:57 +0000913#define DFSC_L0_SEA U(0x14)
914#define DFSC_L1_SEA U(0x15)
915#define DFSC_L2_SEA U(0x16)
916#define DFSC_L3_SEA U(0x17)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100917#define DFSC_EXT_DABORT U(0x10)
918#define DFSC_GPF_DABORT U(0x28)
Shruti Guptae68494e2023-11-06 11:04:57 +0000919
920/* Instr Fault Status code, not all error codes listed */
921#define ISS_IFSC_MASK U(0x3f)
Shruti Guptab027f572024-01-02 22:00:29 +0000922#define IFSC_L0_ADR_SIZE_FAULT U(0)
Shruti Guptae68494e2023-11-06 11:04:57 +0000923#define IFSC_L0_TRANS_FAULT U(4)
924#define IFSC_L1_TRANS_FAULT U(5)
925#define IFSC_L2_TRANS_FAULT U(6)
926#define IFSC_L3_TRANS_FAULT U(7)
Shruti Guptab027f572024-01-02 22:00:29 +0000927#define IFSC_NO_WALK_SEA U(0x10)
Shruti Guptae68494e2023-11-06 11:04:57 +0000928#define IFSC_L0_SEA U(0x24)
929#define IFSC_L1_SEA U(0x25)
930#define IFSC_L2_SEA U(0x26)
931#define IFSC_L3_SEA U(0x27)
932
nabkah01002e5692022-10-10 12:36:46 +0100933/* ISS encoding an exception from HVC or SVC instruction execution */
934#define ISS_HVC_SMC_IMM16_MASK U(0xffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200935
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000936/*
937 * External Abort bit in Instruction and Data Aborts synchronous exception
938 * syndromes.
939 */
940#define ESR_ISS_EABORT_EA_BIT U(9)
941
942#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100943#define ISS_BITS(x) (((x) >> ESR_ISS_SHIFT) & ESR_ISS_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000944
945/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
946#define RMR_RESET_REQUEST_SHIFT U(0x1)
947#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200948
949/*******************************************************************************
950 * Definitions of register offsets, fields and macros for CPU system
951 * instructions.
952 ******************************************************************************/
953
954#define TLBI_ADDR_SHIFT U(12)
955#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
956#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
957
958/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000959 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
960 * system level implementation of the Generic Timer.
961 ******************************************************************************/
962#define CNTCTLBASE_CNTFRQ U(0x0)
963#define CNTNSAR U(0x4)
964#define CNTNSAR_NS_SHIFT(x) (x)
965
966#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
967#define CNTACR_RPCT_SHIFT U(0x0)
968#define CNTACR_RVCT_SHIFT U(0x1)
969#define CNTACR_RFRQ_SHIFT U(0x2)
970#define CNTACR_RVOFF_SHIFT U(0x3)
971#define CNTACR_RWVT_SHIFT U(0x4)
972#define CNTACR_RWPT_SHIFT U(0x5)
973
974/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200975 * Definitions of register offsets and fields in the CNTBaseN Frame of the
976 * system level implementation of the Generic Timer.
977 ******************************************************************************/
978/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000979#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200980/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000981#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200982/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000983#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200984/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000985#define CNTP_CTL U(0x2c)
986
987/* PMCR_EL0 definitions */
988#define PMCR_EL0_RESET_VAL U(0x0)
989#define PMCR_EL0_N_SHIFT U(11)
990#define PMCR_EL0_N_MASK U(0x1f)
991#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
992#define PMCR_EL0_LC_BIT (U(1) << 6)
993#define PMCR_EL0_DP_BIT (U(1) << 5)
994#define PMCR_EL0_X_BIT (U(1) << 4)
995#define PMCR_EL0_D_BIT (U(1) << 3)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100996#define PMCR_EL0_C_BIT (U(1) << 2)
997#define PMCR_EL0_P_BIT (U(1) << 1)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100998#define PMCR_EL0_E_BIT (U(1) << 0)
999
1000/* PMCNTENSET_EL0 definitions */
1001#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
1002#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
1003
1004/* PMEVTYPER<n>_EL0 definitions */
1005#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
AlexeiFedorov2f30f102023-03-13 19:37:46 +00001006#define PMEVTYPER_EL0_U_BIT (U(1) << 30)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001007#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
AlexeiFedorov2f30f102023-03-13 19:37:46 +00001008#define PMEVTYPER_EL0_NSU_BIT (U(1) << 28)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001009#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
1010#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
1011#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
1012#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
AlexeiFedorov2f30f102023-03-13 19:37:46 +00001013#define PMEVTYPER_EL0_T_BIT (U(1) << 23)
1014#define PMEVTYPER_EL0_RLK_BIT (U(1) << 22)
1015#define PMEVTYPER_EL0_RLU_BIT (U(1) << 21)
1016#define PMEVTYPER_EL0_RLH_BIT (U(1) << 20)
Boyan Karatotevba3f3f32022-10-10 16:33:10 +01001017#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x0000FFFF)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001018
1019/* PMCCFILTR_EL0 definitions */
1020#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
AlexeiFedorov2f30f102023-03-13 19:37:46 +00001021#define PMCCFILTR_EL0_U_BIT (U(1) << 30)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001022#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
1023#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
1024#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001025#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
AlexeiFedorov2f30f102023-03-13 19:37:46 +00001026#define PMCCFILTR_EL0_T_BIT (U(1) << 23)
1027#define PMCCFILTR_EL0_RLK_BIT (U(1) << 22)
1028#define PMCCFILTR_EL0_RLU_BIT (U(1) << 21)
1029#define PMCCFILTR_EL0_RLH_BIT (U(1) << 20)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001030
Boyan Karatotev35e3ca02022-10-10 16:39:45 +01001031/* PMSELR_EL0 definitions */
1032#define PMSELR_EL0_SEL_SHIFT U(0)
1033#define PMSELR_EL0_SEL_MASK U(0x1f)
1034
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001035/* PMU event counter ID definitions */
1036#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001037
1038/*******************************************************************************
1039 * Definitions for system register interface to SVE
1040 ******************************************************************************/
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +01001041#define ID_AA64ZFR0_EL1 S3_0_C0_C4_4
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001042
1043/* ZCR_EL2 definitions */
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +01001044#define ZCR_EL2 S3_4_C1_C2_0
1045#define ZCR_EL2_SVE_VL_SHIFT UL(0)
1046#define ZCR_EL2_SVE_VL_WIDTH UL(4)
1047
1048/* ZCR_EL1 definitions */
1049#define ZCR_EL1 S3_0_C1_C2_0
1050#define ZCR_EL1_SVE_VL_SHIFT UL(0)
1051#define ZCR_EL1_SVE_VL_WIDTH UL(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001052
1053/*******************************************************************************
johpow0150ccb552020-11-10 19:22:13 -06001054 * Definitions for system register interface to SME
1055 ******************************************************************************/
1056#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
1057#define SVCR S3_3_C4_C2_2
1058#define TPIDR2_EL0 S3_3_C13_C0_5
1059#define SMCR_EL2 S3_4_C1_C2_6
1060
1061/* ID_AA64SMFR0_EL1 definitions */
1062#define ID_AA64SMFR0_EL1_FA64_BIT (UL(1) << 63)
1063
1064/* SVCR definitions */
1065#define SVCR_ZA_BIT (U(1) << 1)
1066#define SVCR_SM_BIT (U(1) << 0)
1067
1068/* SMPRI_EL1 definitions */
1069#define SMPRI_EL1_PRIORITY_SHIFT U(0)
1070#define SMPRI_EL1_PRIORITY_MASK U(0xf)
1071
1072/* SMPRIMAP_EL2 definitions */
1073/* Register is composed of 16 priority map fields of 4 bits numbered 0-15. */
1074#define SMPRIMAP_EL2_MAP_SHIFT(pri) U((pri) * 4)
1075#define SMPRIMAP_EL2_MAP_MASK U(0xf)
1076
1077/* SMCR_ELx definitions */
1078#define SMCR_ELX_LEN_SHIFT U(0)
Arunachalam Ganapathy5b68e202023-06-06 16:31:19 +01001079#define SMCR_ELX_LEN_WIDTH U(4)
1080/*
1081 * SMCR_ELX_RAZ_LEN is defined to find the architecturally permitted SVL. This
1082 * is a combination of RAZ and LEN bit fields.
1083 */
1084#define SMCR_ELX_RAZ_LEN_SHIFT UL(0)
1085#define SMCR_ELX_RAZ_LEN_WIDTH UL(9)
Jayanth Dodderi Chidanand95d5d272023-01-16 17:58:47 +00001086#define SMCR_ELX_EZT0_BIT (U(1) << 30)
johpow0150ccb552020-11-10 19:22:13 -06001087#define SMCR_ELX_FA64_BIT (U(1) << 31)
Arunachalam Ganapathy92f18682023-09-02 01:41:28 +01001088#define SMCR_EL2_RESET_VAL (SMCR_ELX_EZT0_BIT | SMCR_ELX_FA64_BIT)
johpow0150ccb552020-11-10 19:22:13 -06001089
1090/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001091 * Definitions of MAIR encodings for device and normal memory
1092 ******************************************************************************/
1093/*
1094 * MAIR encodings for device memory attributes.
1095 */
1096#define MAIR_DEV_nGnRnE ULL(0x0)
1097#define MAIR_DEV_nGnRE ULL(0x4)
1098#define MAIR_DEV_nGRE ULL(0x8)
1099#define MAIR_DEV_GRE ULL(0xc)
1100
1101/*
1102 * MAIR encodings for normal memory attributes.
1103 *
1104 * Cache Policy
1105 * WT: Write Through
1106 * WB: Write Back
1107 * NC: Non-Cacheable
1108 *
1109 * Transient Hint
1110 * NTR: Non-Transient
1111 * TR: Transient
1112 *
1113 * Allocation Policy
1114 * RA: Read Allocate
1115 * WA: Write Allocate
1116 * RWA: Read and Write Allocate
1117 * NA: No Allocation
1118 */
1119#define MAIR_NORM_WT_TR_WA ULL(0x1)
1120#define MAIR_NORM_WT_TR_RA ULL(0x2)
1121#define MAIR_NORM_WT_TR_RWA ULL(0x3)
1122#define MAIR_NORM_NC ULL(0x4)
1123#define MAIR_NORM_WB_TR_WA ULL(0x5)
1124#define MAIR_NORM_WB_TR_RA ULL(0x6)
1125#define MAIR_NORM_WB_TR_RWA ULL(0x7)
1126#define MAIR_NORM_WT_NTR_NA ULL(0x8)
1127#define MAIR_NORM_WT_NTR_WA ULL(0x9)
1128#define MAIR_NORM_WT_NTR_RA ULL(0xa)
1129#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
1130#define MAIR_NORM_WB_NTR_NA ULL(0xc)
1131#define MAIR_NORM_WB_NTR_WA ULL(0xd)
1132#define MAIR_NORM_WB_NTR_RA ULL(0xe)
1133#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
1134
1135#define MAIR_NORM_OUTER_SHIFT U(4)
1136
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001137#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
1138 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001139
1140/* PAR_EL1 fields */
1141#define PAR_F_SHIFT U(0)
1142#define PAR_F_MASK ULL(0x1)
1143#define PAR_ADDR_SHIFT U(12)
1144#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
1145
1146/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001147 * Definitions for system register interface to SPE
1148 ******************************************************************************/
Manish V Badarkhe589a1122021-12-31 15:20:08 +00001149#define PMSCR_EL1 S3_0_C9_C9_0
1150#define PMSNEVFR_EL1 S3_0_C9_C9_1
1151#define PMSICR_EL1 S3_0_C9_C9_2
1152#define PMSIRR_EL1 S3_0_C9_C9_3
1153#define PMSFCR_EL1 S3_0_C9_C9_4
1154#define PMSEVFR_EL1 S3_0_C9_C9_5
1155#define PMSLATFR_EL1 S3_0_C9_C9_6
1156#define PMSIDR_EL1 S3_0_C9_C9_7
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001157#define PMBLIMITR_EL1 S3_0_C9_C10_0
Manish V Badarkhe589a1122021-12-31 15:20:08 +00001158#define PMBPTR_EL1 S3_0_C9_C10_1
1159#define PMBSR_EL1 S3_0_C9_C10_3
1160#define PMSCR_EL2 S3_4_C9_C9_0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001161
1162/*******************************************************************************
1163 * Definitions for system register interface to MPAM
1164 ******************************************************************************/
1165#define MPAMIDR_EL1 S3_0_C10_C4_4
1166#define MPAM2_EL2 S3_4_C10_C5_0
1167#define MPAMHCR_EL2 S3_4_C10_C4_0
1168#define MPAM3_EL3 S3_6_C10_C5_0
1169
1170/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001171 * Definitions for system register interface to AMU for ARMv8.4 onwards
1172 ******************************************************************************/
1173#define AMCR_EL0 S3_3_C13_C2_0
1174#define AMCFGR_EL0 S3_3_C13_C2_1
1175#define AMCGCR_EL0 S3_3_C13_C2_2
1176#define AMUSERENR_EL0 S3_3_C13_C2_3
1177#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
1178#define AMCNTENSET0_EL0 S3_3_C13_C2_5
1179#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
1180#define AMCNTENSET1_EL0 S3_3_C13_C3_1
1181
1182/* Activity Monitor Group 0 Event Counter Registers */
1183#define AMEVCNTR00_EL0 S3_3_C13_C4_0
1184#define AMEVCNTR01_EL0 S3_3_C13_C4_1
1185#define AMEVCNTR02_EL0 S3_3_C13_C4_2
1186#define AMEVCNTR03_EL0 S3_3_C13_C4_3
1187
1188/* Activity Monitor Group 0 Event Type Registers */
1189#define AMEVTYPER00_EL0 S3_3_C13_C6_0
1190#define AMEVTYPER01_EL0 S3_3_C13_C6_1
1191#define AMEVTYPER02_EL0 S3_3_C13_C6_2
1192#define AMEVTYPER03_EL0 S3_3_C13_C6_3
1193
1194/* Activity Monitor Group 1 Event Counter Registers */
1195#define AMEVCNTR10_EL0 S3_3_C13_C12_0
1196#define AMEVCNTR11_EL0 S3_3_C13_C12_1
1197#define AMEVCNTR12_EL0 S3_3_C13_C12_2
1198#define AMEVCNTR13_EL0 S3_3_C13_C12_3
1199#define AMEVCNTR14_EL0 S3_3_C13_C12_4
1200#define AMEVCNTR15_EL0 S3_3_C13_C12_5
1201#define AMEVCNTR16_EL0 S3_3_C13_C12_6
1202#define AMEVCNTR17_EL0 S3_3_C13_C12_7
1203#define AMEVCNTR18_EL0 S3_3_C13_C13_0
1204#define AMEVCNTR19_EL0 S3_3_C13_C13_1
1205#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
1206#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
1207#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
1208#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
1209#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
1210#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
1211
1212/* Activity Monitor Group 1 Event Type Registers */
1213#define AMEVTYPER10_EL0 S3_3_C13_C14_0
1214#define AMEVTYPER11_EL0 S3_3_C13_C14_1
1215#define AMEVTYPER12_EL0 S3_3_C13_C14_2
1216#define AMEVTYPER13_EL0 S3_3_C13_C14_3
1217#define AMEVTYPER14_EL0 S3_3_C13_C14_4
1218#define AMEVTYPER15_EL0 S3_3_C13_C14_5
1219#define AMEVTYPER16_EL0 S3_3_C13_C14_6
1220#define AMEVTYPER17_EL0 S3_3_C13_C14_7
1221#define AMEVTYPER18_EL0 S3_3_C13_C15_0
1222#define AMEVTYPER19_EL0 S3_3_C13_C15_1
1223#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
1224#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
1225#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
1226#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
1227#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
1228#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
1229
johpow01b7d752a2020-10-08 17:29:11 -05001230/* AMCFGR_EL0 definitions */
1231#define AMCFGR_EL0_NCG_SHIFT U(28)
1232#define AMCFGR_EL0_NCG_MASK U(0xf)
1233
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001234/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -05001235#define AMCGCR_EL0_CG1NC_SHIFT U(8)
1236#define AMCGCR_EL0_CG1NC_LENGTH U(8)
1237#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001238
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001239/* MPAM register definitions */
1240#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001241#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
1242
1243#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
1244#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001245
1246#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1247
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001248/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -05001249 * Definitions for system register interface to AMU for ARMv8.6 enhancements
1250 ******************************************************************************/
1251
1252/* Definition for register defining which virtual offsets are implemented. */
1253#define AMCG1IDR_EL0 S3_3_C13_C2_6
1254#define AMCG1IDR_CTR_MASK ULL(0xffff)
1255#define AMCG1IDR_CTR_SHIFT U(0)
1256#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1257#define AMCG1IDR_VOFF_SHIFT U(16)
1258
1259/* New bit added to AMCR_EL0 */
1260#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
1261
1262/* Definitions for virtual offset registers for architected event counters. */
1263/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
1264#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1265#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1266#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1267
1268/* Definitions for virtual offset registers for auxiliary event counters. */
1269#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1270#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1271#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1272#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1273#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1274#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1275#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1276#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1277#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1278#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1279#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1280#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1281#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1282#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1283#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1284#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1285
1286/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001287 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001288 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001289#define DISR_EL1 S3_0_C12_C1_1
1290#define DISR_A_BIT U(31)
1291
1292#define ERRIDR_EL1 S3_0_C5_C3_0
1293#define ERRIDR_MASK U(0xffff)
1294
1295#define ERRSELR_EL1 S3_0_C5_C3_1
1296
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001297/* System register access to Standard Error Record registers */
1298#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001299#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001300#define ERXSTATUS_EL1 S3_0_C5_C4_2
1301#define ERXADDR_EL1 S3_0_C5_C4_3
1302#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001303#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1304#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001305#define ERXMISC0_EL1 S3_0_C5_C5_0
1306#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001307
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001308#define ERXCTLR_ED_BIT (U(1) << 0)
1309#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001310
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001311#define ERXPFGCTL_UC_BIT (U(1) << 1)
1312#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1313#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001314
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001315/*******************************************************************************
Daniel Boulby39e4df22021-02-02 19:27:41 +00001316 * Armv8.1 Registers - Privileged Access Never Registers
1317 ******************************************************************************/
1318#define PAN S3_0_C4_C2_3
1319#define PAN_BIT BIT(22)
1320
1321/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001322 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001323 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001324#define APIAKeyLo_EL1 S3_0_C2_C1_0
1325#define APIAKeyHi_EL1 S3_0_C2_C1_1
1326#define APIBKeyLo_EL1 S3_0_C2_C1_2
1327#define APIBKeyHi_EL1 S3_0_C2_C1_3
1328#define APDAKeyLo_EL1 S3_0_C2_C2_0
1329#define APDAKeyHi_EL1 S3_0_C2_C2_1
1330#define APDBKeyLo_EL1 S3_0_C2_C2_2
1331#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001332#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001333#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001334
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001335/*******************************************************************************
1336 * Armv8.4 Data Independent Timing Registers
1337 ******************************************************************************/
1338#define DIT S3_3_C4_C2_5
1339#define DIT_BIT BIT(24)
1340
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001341/*******************************************************************************
1342 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1343 ******************************************************************************/
1344#define SSBS S3_3_C4_C2_6
1345
Sandrine Bailleux277fb762019-10-08 12:10:45 +02001346/*******************************************************************************
1347 * Armv8.5 - Memory Tagging Extension Registers
1348 ******************************************************************************/
1349#define TFSRE0_EL1 S3_0_C5_C6_1
1350#define TFSR_EL1 S3_0_C5_C6_0
1351#define RGSR_EL1 S3_0_C1_C0_5
1352#define GCR_EL1 S3_0_C1_C0_6
1353
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001354/*******************************************************************************
1355 * Armv8.6 - Fine Grained Virtualization Traps Registers
1356 ******************************************************************************/
1357#define HFGRTR_EL2 S3_4_C1_C1_4
1358#define HFGWTR_EL2 S3_4_C1_C1_5
1359#define HFGITR_EL2 S3_4_C1_C1_6
1360#define HDFGRTR_EL2 S3_4_C3_C1_4
1361#define HDFGWTR_EL2 S3_4_C3_C1_5
1362
Jimmy Brisson945095a2020-04-16 10:54:59 -05001363/*******************************************************************************
Arvind Ram Prakash94963d42024-06-13 17:19:56 -05001364 * Armv8.9 - Fine Grained Virtualization Traps 2 Registers
1365 ******************************************************************************/
1366#define HFGRTR2_EL2 S3_4_C3_C1_2
1367#define HFGWTR2_EL2 S3_4_C3_C1_3
1368#define HFGITR2_EL2 S3_4_C3_C1_7
1369#define HDFGRTR2_EL2 S3_4_C3_C1_0
1370#define HDFGWTR2_EL2 S3_4_C3_C1_1
1371
1372/*******************************************************************************
Jimmy Brisson945095a2020-04-16 10:54:59 -05001373 * Armv8.6 - Enhanced Counter Virtualization Registers
1374 ******************************************************************************/
1375#define CNTPOFF_EL2 S3_4_C14_C0_6
1376
Andre Przywara72b7ce12024-11-04 13:44:39 +00001377/*******************************************************************************
1378 * Armv8.7 - LoadStore64Bytes Registers
1379 ******************************************************************************/
1380#define SYS_ACCDATA_EL1 S3_0_C13_C0_5
1381
Arvind Ram Prakash2f2c9592024-06-06 16:34:28 -05001382/******************************************************************************
1383 * Armv8.9 - Breakpoint and Watchpoint Selection Register
1384 ******************************************************************************/
1385#define MDSELR_EL1 S2_0_C0_C4_2
1386
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001387/*******************************************************************************
1388 * Armv9.0 - Trace Buffer Extension System Registers
1389 ******************************************************************************/
1390#define TRBLIMITR_EL1 S3_0_C9_C11_0
1391#define TRBPTR_EL1 S3_0_C9_C11_1
1392#define TRBBASER_EL1 S3_0_C9_C11_2
1393#define TRBSR_EL1 S3_0_C9_C11_3
1394#define TRBMAR_EL1 S3_0_C9_C11_4
1395#define TRBTRG_EL1 S3_0_C9_C11_6
1396#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001397
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001398/*******************************************************************************
johpow018c3da8b2022-01-31 18:14:41 -06001399 * FEAT_BRBE - Branch Record Buffer Extension System Registers
1400 ******************************************************************************/
1401
1402#define BRBCR_EL1 S2_1_C9_C0_0
1403#define BRBCR_EL2 S2_4_C9_C0_0
1404#define BRBFCR_EL1 S2_1_C9_C0_1
1405#define BRBTS_EL1 S2_1_C9_C0_2
1406#define BRBINFINJ_EL1 S2_1_C9_C1_0
1407#define BRBSRCINJ_EL1 S2_1_C9_C1_1
1408#define BRBTGTINJ_EL1 S2_1_C9_C1_2
1409#define BRBIDR0_EL1 S2_1_C9_C2_0
1410
1411/*******************************************************************************
Jayanth Dodderi Chidanandf2f1e272024-09-03 11:49:51 +01001412 * FEAT_TCR2 - Extended Translation Control Registers
1413 ******************************************************************************/
1414#define TCR2_EL1 S3_0_C2_C0_3
1415#define TCR2_EL2 S3_4_C2_C0_3
1416
1417/*******************************************************************************
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001418 * Armv8.4 - Trace Filter System Registers
1419 ******************************************************************************/
1420#define TRFCR_EL1 S3_0_C1_C2_1
1421#define TRFCR_EL2 S3_4_C1_C2_1
1422
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +01001423/*******************************************************************************
1424 * Trace System Registers
1425 ******************************************************************************/
1426#define TRCAUXCTLR S2_1_C0_C6_0
1427#define TRCRSR S2_1_C0_C10_0
1428#define TRCCCCTLR S2_1_C0_C14_0
1429#define TRCBBCTLR S2_1_C0_C15_0
1430#define TRCEXTINSELR0 S2_1_C0_C8_4
1431#define TRCEXTINSELR1 S2_1_C0_C9_4
1432#define TRCEXTINSELR2 S2_1_C0_C10_4
1433#define TRCEXTINSELR3 S2_1_C0_C11_4
1434#define TRCCLAIMSET S2_1_c7_c8_6
1435#define TRCCLAIMCLR S2_1_c7_c9_6
1436#define TRCDEVARCH S2_1_c7_c15_6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001437
johpow01d0bbe6e2021-11-11 16:13:32 -06001438/*******************************************************************************
1439 * FEAT_HCX - Extended Hypervisor Configuration Register
1440 ******************************************************************************/
1441#define HCRX_EL2 S3_4_C1_C2_2
Juan Pablo Condebe3bb7e2023-02-22 10:18:14 -06001442#define HCRX_EL2_MSCEn_BIT (UL(1) << 11)
1443#define HCRX_EL2_MCE2_BIT (UL(1) << 10)
1444#define HCRX_EL2_CMOW_BIT (UL(1) << 9)
1445#define HCRX_EL2_VFNMI_BIT (UL(1) << 8)
1446#define HCRX_EL2_VINMI_BIT (UL(1) << 7)
1447#define HCRX_EL2_TALLINT_BIT (UL(1) << 6)
1448#define HCRX_EL2_SMPME_BIT (UL(1) << 5)
johpow01d0bbe6e2021-11-11 16:13:32 -06001449#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1450#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1451#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1452#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1453#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
Juan Pablo Condebe3bb7e2023-02-22 10:18:14 -06001454#define HCRX_EL2_INIT_VAL ULL(0x0)
johpow01d0bbe6e2021-11-11 16:13:32 -06001455
Juan Pablo Condec94fb402023-07-21 17:19:42 -05001456/*******************************************************************************
1457 * PFR0_EL1 - Definitions for AArch32 Processor Feature Register 0
1458 ******************************************************************************/
1459#define ID_PFR0_EL1 S3_0_C0_C1_0
1460#define ID_PFR0_EL1_RAS_MASK ULL(0xf)
1461#define ID_PFR0_EL1_RAS_SHIFT U(28)
1462#define ID_PFR0_EL1_RAS_WIDTH U(4)
1463#define ID_PFR0_EL1_RAS_SUPPORTED ULL(0x1)
1464#define ID_PFR0_EL1_RASV1P1_SUPPORTED ULL(0x2)
1465
1466/*******************************************************************************
1467 * PFR2_EL1 - Definitions for AArch32 Processor Feature Register 2
1468 ******************************************************************************/
1469#define ID_PFR2_EL1 S3_0_C0_C3_4
1470#define ID_PFR2_EL1_RAS_FRAC_MASK ULL(0xf)
1471#define ID_PFR2_EL1_RAS_FRAC_SHIFT U(8)
1472#define ID_PFR2_EL1_RAS_FRAC_WIDTH U(4)
1473#define ID_PFR2_EL1_RASV1P1_SUPPORTED ULL(0x1)
1474
Juan Pablo Conde507ed932023-07-10 16:09:31 -05001475/*******************************************************************************
1476 * FEAT_FGT - Definitions for Fine-Grained Trap registers
1477 ******************************************************************************/
1478#define HFGITR_EL2_INIT_VAL ULL(0x180000000000000)
1479#define HFGITR_EL2_FEAT_BRBE_MASK ULL(0x180000000000000)
1480#define HFGITR_EL2_FEAT_SPECRES_MASK ULL(0x7000000000000)
1481#define HFGITR_EL2_FEAT_TLBIRANGE_MASK ULL(0x3fc00000000)
1482#define HFGITR_EL2_FEAT_TLBIRANGE_TLBIOS_MASK ULL(0xf000000)
1483#define HFGITR_EL2_FEAT_TLBIOS_MASK ULL(0xfc0000)
1484#define HFGITR_EL2_FEAT_PAN2_MASK ULL(0x30000)
1485#define HFGITR_EL2_FEAT_DPB2_MASK ULL(0x200)
1486#define HFGITR_EL2_NON_FEAT_DEPENDENT_MASK ULL(0x78fc03f000fdff)
1487
1488#define HFGRTR_EL2_INIT_VAL ULL(0xc4000000000000)
1489#define HFGRTR_EL2_FEAT_SME_MASK ULL(0xc0000000000000)
1490#define HFGRTR_EL2_FEAT_LS64_ACCDATA_MASK ULL(0x4000000000000)
1491#define HFGRTR_EL2_FEAT_RAS_MASK ULL(0x27f0000000000)
1492#define HFGRTR_EL2_FEAT_RASV1P1_MASK ULL(0x1800000000000)
1493#define HFGRTR_EL2_FEAT_GICV3_MASK ULL(0x800000000)
1494#define HFGRTR_EL2_FEAT_CSV2_2_CSV2_1P2_MASK ULL(0xc0000000)
1495#define HFGRTR_EL2_FEAT_LOR_MASK ULL(0xf80000)
1496#define HFGRTR_EL2_FEAT_PAUTH_MASK ULL(0x1f0)
1497#define HFGRTR_EL2_NON_FEAT_DEPENDENT_MASK ULL(0x7f3f07fe0f)
1498
1499#define HFGWTR_EL2_INIT_VAL ULL(0xc4000000000000)
1500#define HFGWTR_EL2_FEAT_SME_MASK ULL(0xc0000000000000)
1501#define HFGWTR_EL2_FEAT_LS64_ACCDATA_MASK ULL(0x4000000000000)
1502#define HFGWTR_EL2_FEAT_RAS_MASK ULL(0x23a0000000000)
1503#define HFGWTR_EL2_FEAT_RASV1P1_MASK ULL(0x1800000000000)
1504#define HFGWTR_EL2_FEAT_GICV3_MASK ULL(0x8000000000)
1505#define HFGWTR_EL2_FEAT_CSV2_2_CSV2_1P2_MASK ULL(0xc0000000)
1506#define HFGWTR_EL2_FEAT_LOR_MASK ULL(0xf80000)
1507#define HFGWTR_EL2_FEAT_PAUTH_MASK ULL(0x1f0)
1508#define HFGWTR_EL2_NON_FEAT_DEPENDENT_MASK ULL(0x7f2903380b)
1509
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +01001510/*******************************************************************************
1511 * Permission indirection and overlay Registers
1512 ******************************************************************************/
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +02001513#define PIRE0_EL2 S3_4_C10_C2_2
1514#define PIR_EL2 S3_4_C10_C2_3
1515#define POR_EL2 S3_4_C10_C2_4
1516#define S2PIR_EL2 S3_4_C10_C2_5
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +01001517#define PIRE0_EL1 S3_0_C10_C2_2
1518#define PIR_EL1 S3_0_C10_C2_3
1519#define POR_EL1 S3_0_C10_C2_4
1520#define S2POR_EL1 S3_0_C10_C2_5
1521
1522/*******************************************************************************
1523 * FEAT_GCS - Guarded Control Stack Registers
1524 ******************************************************************************/
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +02001525#define GCSCR_EL2 S3_4_C2_C5_0
1526#define GCSPR_EL2 S3_4_C2_C5_1
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +01001527#define GCSCR_EL1 S3_0_C2_C5_0
1528#define GCSCRE0_EL1 S3_0_C2_C5_2
1529#define GCSPR_EL1 S3_0_C2_C5_1
1530#define GCSPR_EL0 S3_3_C2_C5_1
1531
1532/*******************************************************************************
1533 * Realm management extension register definitions
1534 ******************************************************************************/
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +02001535#define SCXTNUM_EL2 S3_4_C13_C0_7
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +01001536#define SCXTNUM_EL1 S3_0_C13_C0_7
1537#define SCXTNUM_EL0 S3_3_C13_C0_7
Juan Pablo Conde507ed932023-07-10 16:09:31 -05001538
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001539#endif /* ARCH_H */