blob: 230d69a445f6e5fe17b605167e245a0a7810f64b [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
nabkah01002e5692022-10-10 12:36:46 +01002 * Copyright (c) 2016-2022, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(24)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_REV_SHIFT U(0)
20#define MIDR_REV_BITS U(4)
21#define MIDR_PN_MASK U(0xfff)
22#define MIDR_PN_SHIFT U(4)
23
24/*******************************************************************************
25 * MPIDR macros
26 ******************************************************************************/
27#define MPIDR_MT_MASK (U(1) << 24)
28#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
29#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
30#define MPIDR_AFFINITY_BITS U(8)
31#define MPIDR_AFFLVL_MASK U(0xff)
32#define MPIDR_AFFLVL_SHIFT U(3)
33#define MPIDR_AFF0_SHIFT U(0)
34#define MPIDR_AFF1_SHIFT U(8)
35#define MPIDR_AFF2_SHIFT U(16)
36#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
37#define MPIDR_AFFINITY_MASK U(0x00ffffff)
38#define MPIDR_AFFLVL0 U(0)
39#define MPIDR_AFFLVL1 U(1)
40#define MPIDR_AFFLVL2 U(2)
41#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
42
43#define MPIDR_AFFLVL0_VAL(mpidr) \
44 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
45#define MPIDR_AFFLVL1_VAL(mpidr) \
46 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
47#define MPIDR_AFFLVL2_VAL(mpidr) \
48 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000049#define MPIDR_AFFLVL3_VAL(mpidr) U(0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020050
51#define MPIDR_AFF_ID(mpid, n) \
52 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
53
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020054#define MPID_MASK (MPIDR_MT_MASK |\
55 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT)|\
56 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT)|\
57 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
58
59/*
60 * An invalid MPID. This value can be used by functions that return an MPID to
61 * indicate an error.
62 */
63#define INVALID_MPID U(0xFFFFFFFF)
64
65/*
66 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
67 * add one while using this macro to define array sizes.
68 */
69#define MPIDR_MAX_AFFLVL U(2)
70
71/* Data Cache set/way op type defines */
72#define DC_OP_ISW U(0x0)
73#define DC_OP_CISW U(0x1)
74#define DC_OP_CSW U(0x2)
75
76/*******************************************************************************
77 * Generic timer memory mapped registers & offsets
78 ******************************************************************************/
79#define CNTCR_OFF U(0x000)
80#define CNTFID_OFF U(0x020)
81
82#define CNTCR_EN (U(1) << 0)
83#define CNTCR_HDBG (U(1) << 1)
84#define CNTCR_FCREQ(x) ((x) << 8)
85
86/*******************************************************************************
87 * System register bit definitions
88 ******************************************************************************/
89/* CLIDR definitions */
90#define LOUIS_SHIFT U(21)
91#define LOC_SHIFT U(24)
92#define CLIDR_FIELD_WIDTH U(3)
93
94/* CSSELR definitions */
95#define LEVEL_SHIFT U(1)
96
Antonio Nino Diaz69068db2019-01-11 13:01:45 +000097/* ID_MMFR4 definitions */
98#define ID_MMFR4_CNP_SHIFT U(12)
99#define ID_MMFR4_CNP_LENGTH U(4)
100#define ID_MMFR4_CNP_MASK U(0xf)
101
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100102/* ID_DFR0_EL1 definitions */
103#define ID_DFR0_TRACEFILT_SHIFT U(28)
104#define ID_DFR0_TRACEFILT_MASK U(0xf)
105#define ID_DFR0_TRACEFILT_SUPPORTED U(1)
106
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100107/* ID_DFR0_EL1 definitions */
108#define ID_DFR0_COPTRC_SHIFT U(12)
109#define ID_DFR0_COPTRC_MASK U(0xf)
110#define ID_DFR0_COPTRC_SUPPORTED U(1)
111
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200112/* ID_PFR0 definitions */
113#define ID_PFR0_AMU_SHIFT U(20)
114#define ID_PFR0_AMU_LENGTH U(4)
115#define ID_PFR0_AMU_MASK U(0xf)
johpow01b7d752a2020-10-08 17:29:11 -0500116#define ID_PFR0_AMU_NOT_SUPPORTED U(0x0)
117#define ID_PFR0_AMU_V1 U(0x1)
118#define ID_PFR0_AMU_V1P1 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200119
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000120#define ID_PFR0_DIT_SHIFT U(24)
121#define ID_PFR0_DIT_LENGTH U(4)
122#define ID_PFR0_DIT_MASK U(0xf)
123#define ID_PFR0_DIT_SUPPORTED (U(1) << ID_PFR0_DIT_SHIFT)
124
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200125/* ID_PFR1 definitions */
126#define ID_PFR1_VIRTEXT_SHIFT U(12)
127#define ID_PFR1_VIRTEXT_MASK U(0xf)
128#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
129 & ID_PFR1_VIRTEXT_MASK)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000130#define ID_PFR1_GENTIMER_SHIFT U(16)
131#define ID_PFR1_GENTIMER_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200132#define ID_PFR1_GIC_SHIFT U(28)
133#define ID_PFR1_GIC_MASK U(0xf)
134
135/* SCTLR definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000136#define SCTLR_RES1_DEF ((U(1) << 23) | (U(1) << 22) | (U(1) << 4) | \
137 (U(1) << 3))
138#if ARM_ARCH_MAJOR == 7
139#define SCTLR_RES1 SCTLR_RES1_DEF
140#else
141#define SCTLR_RES1 (SCTLR_RES1_DEF | (U(1) << 11))
142#endif
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200143#define SCTLR_M_BIT (U(1) << 0)
144#define SCTLR_A_BIT (U(1) << 1)
145#define SCTLR_C_BIT (U(1) << 2)
146#define SCTLR_CP15BEN_BIT (U(1) << 5)
147#define SCTLR_ITD_BIT (U(1) << 7)
148#define SCTLR_Z_BIT (U(1) << 11)
149#define SCTLR_I_BIT (U(1) << 12)
150#define SCTLR_V_BIT (U(1) << 13)
151#define SCTLR_RR_BIT (U(1) << 14)
152#define SCTLR_NTWI_BIT (U(1) << 16)
153#define SCTLR_NTWE_BIT (U(1) << 18)
154#define SCTLR_WXN_BIT (U(1) << 19)
155#define SCTLR_UWXN_BIT (U(1) << 20)
156#define SCTLR_EE_BIT (U(1) << 25)
157#define SCTLR_TRE_BIT (U(1) << 28)
158#define SCTLR_AFE_BIT (U(1) << 29)
159#define SCTLR_TE_BIT (U(1) << 30)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000160#define SCTLR_DSSBS_BIT (U(1) << 31)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000161#define SCTLR_RESET_VAL (SCTLR_RES1 | SCTLR_NTWE_BIT | \
162 SCTLR_NTWI_BIT | SCTLR_CP15BEN_BIT)
163
164/* SDCR definitions */
165#define SDCR_SPD(x) ((x) << 14)
166#define SDCR_SPD_LEGACY U(0x0)
167#define SDCR_SPD_DISABLE U(0x2)
168#define SDCR_SPD_ENABLE U(0x3)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100169#define SDCR_SCCD_BIT (U(1) << 23)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000170#define SDCR_RESET_VAL U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200171
172/* HSCTLR definitions */
173#define HSCTLR_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
174 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000175 (U(1) << 11) | (U(1) << 4) | (U(1) << 3))
176
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200177#define HSCTLR_M_BIT (U(1) << 0)
178#define HSCTLR_A_BIT (U(1) << 1)
179#define HSCTLR_C_BIT (U(1) << 2)
180#define HSCTLR_CP15BEN_BIT (U(1) << 5)
181#define HSCTLR_ITD_BIT (U(1) << 7)
182#define HSCTLR_SED_BIT (U(1) << 8)
183#define HSCTLR_I_BIT (U(1) << 12)
184#define HSCTLR_WXN_BIT (U(1) << 19)
185#define HSCTLR_EE_BIT (U(1) << 25)
186#define HSCTLR_TE_BIT (U(1) << 30)
187
188/* CPACR definitions */
189#define CPACR_FPEN(x) ((x) << 20)
190#define CPACR_FP_TRAP_PL0 U(0x1)
191#define CPACR_FP_TRAP_ALL U(0x2)
192#define CPACR_FP_TRAP_NONE U(0x3)
193
194/* SCR definitions */
195#define SCR_TWE_BIT (U(1) << 13)
196#define SCR_TWI_BIT (U(1) << 12)
197#define SCR_SIF_BIT (U(1) << 9)
198#define SCR_HCE_BIT (U(1) << 8)
199#define SCR_SCD_BIT (U(1) << 7)
200#define SCR_NET_BIT (U(1) << 6)
201#define SCR_AW_BIT (U(1) << 5)
202#define SCR_FW_BIT (U(1) << 4)
203#define SCR_EA_BIT (U(1) << 3)
204#define SCR_FIQ_BIT (U(1) << 2)
205#define SCR_IRQ_BIT (U(1) << 1)
206#define SCR_NS_BIT (U(1) << 0)
207#define SCR_VALID_BIT_MASK U(0x33ff)
208#define SCR_RESET_VAL U(0x0)
209
210#define GET_NS_BIT(scr) ((scr) & SCR_NS_BIT)
211
212/* HCR definitions */
213#define HCR_TGE_BIT (U(1) << 27)
214#define HCR_AMO_BIT (U(1) << 5)
215#define HCR_IMO_BIT (U(1) << 4)
216#define HCR_FMO_BIT (U(1) << 3)
217#define HCR_RESET_VAL U(0x0)
218
219/* CNTHCTL definitions */
220#define CNTHCTL_RESET_VAL U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200221#define PL1PCEN_BIT (U(1) << 1)
222#define PL1PCTEN_BIT (U(1) << 0)
223
224/* CNTKCTL definitions */
225#define PL0PTEN_BIT (U(1) << 9)
226#define PL0VTEN_BIT (U(1) << 8)
227#define PL0PCTEN_BIT (U(1) << 0)
228#define PL0VCTEN_BIT (U(1) << 1)
229#define EVNTEN_BIT (U(1) << 2)
230#define EVNTDIR_BIT (U(1) << 3)
231#define EVNTI_SHIFT U(4)
232#define EVNTI_MASK U(0xf)
233
234/* HCPTR definitions */
235#define HCPTR_RES1 ((U(1) << 13) | (U(1) << 12) | U(0x3ff))
236#define TCPAC_BIT (U(1) << 31)
237#define TAM_BIT (U(1) << 30)
238#define TTA_BIT (U(1) << 20)
239#define TCP11_BIT (U(1) << 11)
240#define TCP10_BIT (U(1) << 10)
241#define HCPTR_RESET_VAL HCPTR_RES1
242
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000243/* VTTBR defintions */
244#define VTTBR_RESET_VAL ULL(0x0)
245#define VTTBR_VMID_MASK ULL(0xff)
246#define VTTBR_VMID_SHIFT U(48)
247#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
248#define VTTBR_BADDR_SHIFT U(0)
249
250/* HDCR definitions */
251#define HDCR_RESET_VAL U(0x0)
252
253/* HSTR definitions */
254#define HSTR_RESET_VAL U(0x0)
255
256/* CNTHP_CTL definitions */
257#define CNTHP_CTL_RESET_VAL U(0x0)
258
259/* NSACR definitions */
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200260#define NSASEDIS_BIT (U(1) << 15)
261#define NSTRCDIS_BIT (U(1) << 20)
262#define NSACR_CP11_BIT (U(1) << 11)
263#define NSACR_CP10_BIT (U(1) << 10)
264#define NSACR_IMP_DEF_MASK (U(0x7) << 16)
265#define NSACR_ENABLE_FP_ACCESS (NSACR_CP11_BIT | NSACR_CP10_BIT)
266#define NSACR_RESET_VAL U(0x0)
267
268/* CPACR definitions */
269#define ASEDIS_BIT (U(1) << 31)
270#define TRCDIS_BIT (U(1) << 28)
271#define CPACR_CP11_SHIFT U(22)
272#define CPACR_CP10_SHIFT U(20)
273#define CPACR_ENABLE_FP_ACCESS ((U(0x3) << CPACR_CP11_SHIFT) |\
274 (U(0x3) << CPACR_CP10_SHIFT))
275#define CPACR_RESET_VAL U(0x0)
276
277/* FPEXC definitions */
278#define FPEXC_RES1 ((U(1) << 10) | (U(1) << 9) | (U(1) << 8))
279#define FPEXC_EN_BIT (U(1) << 30)
280#define FPEXC_RESET_VAL FPEXC_RES1
281
282/* SPSR/CPSR definitions */
283#define SPSR_FIQ_BIT (U(1) << 0)
284#define SPSR_IRQ_BIT (U(1) << 1)
285#define SPSR_ABT_BIT (U(1) << 2)
286#define SPSR_AIF_SHIFT U(6)
287#define SPSR_AIF_MASK U(0x7)
288
289#define SPSR_E_SHIFT U(9)
290#define SPSR_E_MASK U(0x1)
291#define SPSR_E_LITTLE U(0)
292#define SPSR_E_BIG U(1)
293
294#define SPSR_T_SHIFT U(5)
295#define SPSR_T_MASK U(0x1)
296#define SPSR_T_ARM U(0)
297#define SPSR_T_THUMB U(1)
298
299#define SPSR_MODE_SHIFT U(0)
300#define SPSR_MODE_MASK U(0x7)
301
302#define DISABLE_ALL_EXCEPTIONS \
303 (SPSR_FIQ_BIT | SPSR_IRQ_BIT | SPSR_ABT_BIT)
304
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000305#define CPSR_DIT_BIT (U(1) << 21)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200306/*
307 * TTBCR definitions
308 */
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200309#define TTBCR_EAE_BIT (U(1) << 31)
310
311#define TTBCR_SH1_NON_SHAREABLE (U(0x0) << 28)
312#define TTBCR_SH1_OUTER_SHAREABLE (U(0x2) << 28)
313#define TTBCR_SH1_INNER_SHAREABLE (U(0x3) << 28)
314
315#define TTBCR_RGN1_OUTER_NC (U(0x0) << 26)
316#define TTBCR_RGN1_OUTER_WBA (U(0x1) << 26)
317#define TTBCR_RGN1_OUTER_WT (U(0x2) << 26)
318#define TTBCR_RGN1_OUTER_WBNA (U(0x3) << 26)
319
320#define TTBCR_RGN1_INNER_NC (U(0x0) << 24)
321#define TTBCR_RGN1_INNER_WBA (U(0x1) << 24)
322#define TTBCR_RGN1_INNER_WT (U(0x2) << 24)
323#define TTBCR_RGN1_INNER_WBNA (U(0x3) << 24)
324
325#define TTBCR_EPD1_BIT (U(1) << 23)
326#define TTBCR_A1_BIT (U(1) << 22)
327
328#define TTBCR_T1SZ_SHIFT U(16)
329#define TTBCR_T1SZ_MASK U(0x7)
330#define TTBCR_TxSZ_MIN U(0)
331#define TTBCR_TxSZ_MAX U(7)
332
333#define TTBCR_SH0_NON_SHAREABLE (U(0x0) << 12)
334#define TTBCR_SH0_OUTER_SHAREABLE (U(0x2) << 12)
335#define TTBCR_SH0_INNER_SHAREABLE (U(0x3) << 12)
336
337#define TTBCR_RGN0_OUTER_NC (U(0x0) << 10)
338#define TTBCR_RGN0_OUTER_WBA (U(0x1) << 10)
339#define TTBCR_RGN0_OUTER_WT (U(0x2) << 10)
340#define TTBCR_RGN0_OUTER_WBNA (U(0x3) << 10)
341
342#define TTBCR_RGN0_INNER_NC (U(0x0) << 8)
343#define TTBCR_RGN0_INNER_WBA (U(0x1) << 8)
344#define TTBCR_RGN0_INNER_WT (U(0x2) << 8)
345#define TTBCR_RGN0_INNER_WBNA (U(0x3) << 8)
346
347#define TTBCR_EPD0_BIT (U(1) << 7)
348#define TTBCR_T0SZ_SHIFT U(0)
349#define TTBCR_T0SZ_MASK U(0x7)
350
351/*
352 * HTCR definitions
353 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000354#define HTCR_RES1 ((U(1) << 31) | (U(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200355
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000356#define HTCR_SH0_NON_SHAREABLE (U(0x0) << 12)
357#define HTCR_SH0_OUTER_SHAREABLE (U(0x2) << 12)
358#define HTCR_SH0_INNER_SHAREABLE (U(0x3) << 12)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200359
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000360#define HTCR_RGN0_OUTER_NC (U(0x0) << 10)
361#define HTCR_RGN0_OUTER_WBA (U(0x1) << 10)
362#define HTCR_RGN0_OUTER_WT (U(0x2) << 10)
363#define HTCR_RGN0_OUTER_WBNA (U(0x3) << 10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200364
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000365#define HTCR_RGN0_INNER_NC (U(0x0) << 8)
366#define HTCR_RGN0_INNER_WBA (U(0x1) << 8)
367#define HTCR_RGN0_INNER_WT (U(0x2) << 8)
368#define HTCR_RGN0_INNER_WBNA (U(0x3) << 8)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200369
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000370#define HTCR_T0SZ_SHIFT U(0)
371#define HTCR_T0SZ_MASK U(0x7)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200372
373#define MODE_RW_SHIFT U(0x4)
374#define MODE_RW_MASK U(0x1)
375#define MODE_RW_32 U(0x1)
376
377#define MODE32_SHIFT U(0)
378#define MODE32_MASK U(0x1f)
379#define MODE32_usr U(0x10)
380#define MODE32_fiq U(0x11)
381#define MODE32_irq U(0x12)
382#define MODE32_svc U(0x13)
383#define MODE32_mon U(0x16)
384#define MODE32_abt U(0x17)
385#define MODE32_hyp U(0x1a)
386#define MODE32_und U(0x1b)
387#define MODE32_sys U(0x1f)
388
389#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
390
391#define SPSR_MODE32(mode, isa, endian, aif) \
392 (MODE_RW_32 << MODE_RW_SHIFT | \
393 ((mode) & MODE32_MASK) << MODE32_SHIFT | \
394 ((isa) & SPSR_T_MASK) << SPSR_T_SHIFT | \
395 ((endian) & SPSR_E_MASK) << SPSR_E_SHIFT | \
396 ((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)
397
398/*
399 * TTBR definitions
400 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000401#define TTBR_CNP_BIT ULL(0x1)
402
403/*
404 * CTR definitions
405 */
406#define CTR_CWG_SHIFT U(24)
407#define CTR_CWG_MASK U(0xf)
408#define CTR_ERG_SHIFT U(20)
409#define CTR_ERG_MASK U(0xf)
410#define CTR_DMINLINE_SHIFT U(16)
411#define CTR_DMINLINE_WIDTH U(4)
412#define CTR_DMINLINE_MASK ((U(1) << 4) - U(1))
413#define CTR_L1IP_SHIFT U(14)
414#define CTR_L1IP_MASK U(0x3)
415#define CTR_IMINLINE_SHIFT U(0)
416#define CTR_IMINLINE_MASK U(0xf)
417
418#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
419
420/* PMCR definitions */
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100421#define PMCR_EL0_N_SHIFT U(11)
422#define PMCR_EL0_N_MASK U(0x1f)
423#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
424#define PMCR_EL0_LC_BIT (U(1) << 6)
425#define PMCR_EL0_DP_BIT (U(1) << 5)
426#define PMCR_EL0_E_BIT (U(1) << 0)
427
428/* PMCNTENSET definitions */
429#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
430#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
431
432/* PMEVTYPER<n> definitions */
433#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
434#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
435#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
436#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
437#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
438#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
439#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
440
441/* PMCCFILTR definitions */
442#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
443#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
444#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
445#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
446#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
447#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
448
449/* PMU event counter ID definitions */
450#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
451
452/* DBGDIDR definitions */
453#define DBGDIDR_VERSION_SHIFT U(16)
454#define DBGDIDR_VERSION_MASK U(0xf)
455#define DBGDIDR_VERSION_BITS (DBGDIDR_VERSION_MASK << DBGDIDR_VERSION_SHIFT)
456#define DBGDIDR_V8_DEBUG_ARCH_SUPPORTED U(6)
457#define DBGDIDR_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
458#define DBGDIDR_V8_2_DEBUG_ARCH_SUPPORTED U(8)
459#define DBGDIDR_V8_4_DEBUG_ARCH_SUPPORTED U(9)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200460
461/*******************************************************************************
462 * Definitions of register offsets, fields and macros for CPU system
463 * instructions.
464 ******************************************************************************/
465
466#define TLBI_ADDR_SHIFT U(0)
467#define TLBI_ADDR_MASK U(0xFFFFF000)
468#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
469
470/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000471 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
472 * system level implementation of the Generic Timer.
473 ******************************************************************************/
474#define CNTCTLBASE_CNTFRQ U(0x0)
475#define CNTNSAR U(0x4)
476#define CNTNSAR_NS_SHIFT(x) (x)
477
478#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
479#define CNTACR_RPCT_SHIFT U(0x0)
480#define CNTACR_RVCT_SHIFT U(0x1)
481#define CNTACR_RFRQ_SHIFT U(0x2)
482#define CNTACR_RVOFF_SHIFT U(0x3)
483#define CNTACR_RWVT_SHIFT U(0x4)
484#define CNTACR_RWPT_SHIFT U(0x5)
485
486/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200487 * Definitions of register offsets and fields in the CNTBaseN Frame of the
488 * system level implementation of the Generic Timer.
489 ******************************************************************************/
490/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000491#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200492/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000493#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200494/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000495#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200496/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000497#define CNTP_CTL U(0x2c)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200498
499/* Physical timer control register bit fields shifts and masks */
500#define CNTP_CTL_ENABLE_SHIFT 0
501#define CNTP_CTL_IMASK_SHIFT 1
502#define CNTP_CTL_ISTATUS_SHIFT 2
503
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000504#define CNTP_CTL_ENABLE_MASK U(1)
505#define CNTP_CTL_IMASK_MASK U(1)
506#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200507
nabkah01002e5692022-10-10 12:36:46 +0100508/* Exception Syndrome register bits and bobs */
509#define ESR_EC_SHIFT U(26)
510#define ESR_EC_MASK U(0x3f)
511#define ESR_EC_LENGTH U(6)
512#define ESR_ISS_SHIFT U(0x0)
513#define ESR_ISS_MASK U(0x1ffffff)
514#define EC_UNKNOWN U(0x0)
515#define EC_WFE_WFI U(0x1)
516#define EC_CP15_MRC_MCR U(0x3)
517#define EC_CP15_MRRC_MCRR U(0x4)
518#define EC_CP14_MRC_MCR U(0x5)
519#define EC_CP14_LDC_STC U(0x6)
520#define EC_FP_SIMD U(0x7)
521#define EC_CP10_MRC U(0x8)
522#define EC_CP14_MRRC_MCRR U(0xc)
523#define EC_ILLEGAL U(0xe)
524#define EC_SVC U(0x11)
525#define EC_HVC U(0x12)
526#define EC_SMC U(0x13)
527#define EC_IABORT_LOWER_EL U(0x20)
528#define EC_IABORT_CUR_EL U(0x21)
529#define EC_PC_ALIGN U(0x22)
530#define EC_DABORT_LOWER_EL U(0x24)
531#define EC_DABORT_CUR_EL U(0x25)
532#define EC_SP_ALIGN U(0x26)
533#define EC_FP U(0x28)
534#define EC_SERROR U(0x2f)
535/* Data Fault Status code, not all error codes listed */
536#define ISS_DFSC_MASK U(0x3f)
537#define DFSC_EXT_DABORT U(0x10)
538#define DFSC_GPF_DABORT U(0x28)
539/* ISS encoding an exception from HVC or SVC instruction execution */
540#define ISS_HVC_SMC_IMM16_MASK U(0xffff)
541
542/*
543 * External Abort bit in Instruction and Data Aborts synchronous exception
544 * syndromes.
545 */
546#define ESR_ISS_EABORT_EA_BIT U(9)
547
548#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
549#define ISS_BITS(x) (((x) >> ESR_ISS_SHIFT) & ESR_ISS_MASK)
550
551
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200552/* MAIR macros */
553#define MAIR0_ATTR_SET(attr, index) ((attr) << ((index) << U(3)))
554#define MAIR1_ATTR_SET(attr, index) ((attr) << (((index) - U(3)) << U(3)))
555
556/* System register defines The format is: coproc, opt1, CRn, CRm, opt2 */
557#define SCR p15, 0, c1, c1, 0
558#define SCTLR p15, 0, c1, c0, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000559#define ACTLR p15, 0, c1, c0, 1
560#define SDCR p15, 0, c1, c3, 1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200561#define MPIDR p15, 0, c0, c0, 5
562#define MIDR p15, 0, c0, c0, 0
563#define HVBAR p15, 4, c12, c0, 0
564#define VBAR p15, 0, c12, c0, 0
565#define MVBAR p15, 0, c12, c0, 1
566#define NSACR p15, 0, c1, c1, 2
567#define CPACR p15, 0, c1, c0, 2
568#define DCCIMVAC p15, 0, c7, c14, 1
569#define DCCMVAC p15, 0, c7, c10, 1
570#define DCIMVAC p15, 0, c7, c6, 1
571#define DCCISW p15, 0, c7, c14, 2
572#define DCCSW p15, 0, c7, c10, 2
573#define DCISW p15, 0, c7, c6, 2
574#define CTR p15, 0, c0, c0, 1
575#define CNTFRQ p15, 0, c14, c0, 0
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000576#define ID_MMFR4 p15, 0, c0, c2, 6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200577#define ID_PFR0 p15, 0, c0, c1, 0
578#define ID_PFR1 p15, 0, c0, c1, 1
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100579#define ID_DFR0 p15, 0, c0, c1, 2
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200580#define MAIR0 p15, 0, c10, c2, 0
581#define MAIR1 p15, 0, c10, c2, 1
582#define TTBCR p15, 0, c2, c0, 2
583#define TTBR0 p15, 0, c2, c0, 0
584#define TTBR1 p15, 0, c2, c0, 1
585#define TLBIALL p15, 0, c8, c7, 0
586#define TLBIALLH p15, 4, c8, c7, 0
587#define TLBIALLIS p15, 0, c8, c3, 0
588#define TLBIMVA p15, 0, c8, c7, 1
589#define TLBIMVAA p15, 0, c8, c7, 3
590#define TLBIMVAAIS p15, 0, c8, c3, 3
591#define TLBIMVAHIS p15, 4, c8, c3, 1
592#define BPIALLIS p15, 0, c7, c1, 6
593#define BPIALL p15, 0, c7, c5, 6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000594#define ICIALLU p15, 0, c7, c5, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200595#define HSCTLR p15, 4, c1, c0, 0
596#define HCR p15, 4, c1, c1, 0
597#define HCPTR p15, 4, c1, c1, 2
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000598#define HSTR p15, 4, c1, c1, 3
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200599#define CNTHCTL p15, 4, c14, c1, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000600#define CNTKCTL p15, 0, c14, c1, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200601#define VPIDR p15, 4, c0, c0, 0
602#define VMPIDR p15, 4, c0, c0, 5
603#define ISR p15, 0, c12, c1, 0
604#define CLIDR p15, 1, c0, c0, 1
605#define CSSELR p15, 2, c0, c0, 0
606#define CCSIDR p15, 1, c0, c0, 0
607#define HTCR p15, 4, c2, c0, 2
608#define HMAIR0 p15, 4, c10, c2, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000609#define ATS1CPR p15, 0, c7, c8, 0
610#define ATS1HR p15, 4, c7, c8, 0
611#define DBGOSDLR p14, 0, c1, c3, 4
Sandrine Bailleuxa43b0032019-01-14 14:04:32 +0100612#define HSR p15, 4, c5, c2, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000613
614/* Debug register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
615#define HDCR p15, 4, c1, c1, 1
616#define PMCR p15, 0, c9, c12, 0
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100617#define PMCNTENSET p15, 0, c9, c12, 1
618#define PMCCFILTR p15, 0, c14, c15, 7
619#define PMCCNTR p15, 0, c9, c13, 0
620#define PMEVTYPER0 p15, 0, c14, c12, 0
621#define PMEVCNTR0 p15, 0, c14, c8, 0
622#define DBGDIDR p14, 0, c0, c0, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200623#define CNTHP_TVAL p15, 4, c14, c2, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000624#define CNTHP_CTL p15, 4, c14, c2, 1
625
626/* AArch32 coproc registers for 32bit MMU descriptor support */
627#define PRRR p15, 0, c10, c2, 0
628#define NMRR p15, 0, c10, c2, 1
629#define DACR p15, 0, c3, c0, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200630
631/* GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
632#define ICC_IAR1 p15, 0, c12, c12, 0
633#define ICC_IAR0 p15, 0, c12, c8, 0
634#define ICC_EOIR1 p15, 0, c12, c12, 1
635#define ICC_EOIR0 p15, 0, c12, c8, 1
636#define ICC_HPPIR1 p15, 0, c12, c12, 2
637#define ICC_HPPIR0 p15, 0, c12, c8, 2
638#define ICC_BPR1 p15, 0, c12, c12, 3
639#define ICC_BPR0 p15, 0, c12, c8, 3
640#define ICC_DIR p15, 0, c12, c11, 1
641#define ICC_PMR p15, 0, c4, c6, 0
642#define ICC_RPR p15, 0, c12, c11, 3
643#define ICC_CTLR p15, 0, c12, c12, 4
644#define ICC_MCTLR p15, 6, c12, c12, 4
645#define ICC_SRE p15, 0, c12, c12, 5
646#define ICC_HSRE p15, 4, c12, c9, 5
647#define ICC_MSRE p15, 6, c12, c12, 5
648#define ICC_IGRPEN0 p15, 0, c12, c12, 6
649#define ICC_IGRPEN1 p15, 0, c12, c12, 7
650#define ICC_MGRPEN1 p15, 6, c12, c12, 7
651
652/* 64 bit system register defines The format is: coproc, opt1, CRm */
653#define TTBR0_64 p15, 0, c2
654#define TTBR1_64 p15, 1, c2
655#define CNTVOFF_64 p15, 4, c14
656#define VTTBR_64 p15, 6, c2
657#define CNTPCT_64 p15, 0, c14
658#define HTTBR_64 p15, 4, c2
659#define CNTHP_CVAL_64 p15, 6, c14
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000660#define PAR_64 p15, 0, c7
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200661
662/* 64 bit GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRm */
663#define ICC_SGI1R_EL1_64 p15, 0, c12
664#define ICC_ASGI1R_EL1_64 p15, 1, c12
665#define ICC_SGI0R_EL1_64 p15, 2, c12
666
667/*******************************************************************************
668 * Definitions of MAIR encodings for device and normal memory
669 ******************************************************************************/
670/*
671 * MAIR encodings for device memory attributes.
672 */
673#define MAIR_DEV_nGnRnE U(0x0)
674#define MAIR_DEV_nGnRE U(0x4)
675#define MAIR_DEV_nGRE U(0x8)
676#define MAIR_DEV_GRE U(0xc)
677
678/*
679 * MAIR encodings for normal memory attributes.
680 *
681 * Cache Policy
682 * WT: Write Through
683 * WB: Write Back
684 * NC: Non-Cacheable
685 *
686 * Transient Hint
687 * NTR: Non-Transient
688 * TR: Transient
689 *
690 * Allocation Policy
691 * RA: Read Allocate
692 * WA: Write Allocate
693 * RWA: Read and Write Allocate
694 * NA: No Allocation
695 */
696#define MAIR_NORM_WT_TR_WA U(0x1)
697#define MAIR_NORM_WT_TR_RA U(0x2)
698#define MAIR_NORM_WT_TR_RWA U(0x3)
699#define MAIR_NORM_NC U(0x4)
700#define MAIR_NORM_WB_TR_WA U(0x5)
701#define MAIR_NORM_WB_TR_RA U(0x6)
702#define MAIR_NORM_WB_TR_RWA U(0x7)
703#define MAIR_NORM_WT_NTR_NA U(0x8)
704#define MAIR_NORM_WT_NTR_WA U(0x9)
705#define MAIR_NORM_WT_NTR_RA U(0xa)
706#define MAIR_NORM_WT_NTR_RWA U(0xb)
707#define MAIR_NORM_WB_NTR_NA U(0xc)
708#define MAIR_NORM_WB_NTR_WA U(0xd)
709#define MAIR_NORM_WB_NTR_RA U(0xe)
710#define MAIR_NORM_WB_NTR_RWA U(0xf)
711
712#define MAIR_NORM_OUTER_SHIFT U(4)
713
714#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
715 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
716
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000717/* PAR fields */
718#define PAR_F_SHIFT U(0)
719#define PAR_F_MASK ULL(0x1)
720#define PAR_ADDR_SHIFT U(12)
721#define PAR_ADDR_MASK (BIT_64(40) - ULL(1)) /* 40-bits-wide page address */
722
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200723/*******************************************************************************
724 * Definitions for system register interface to AMU for ARMv8.4 onwards
725 ******************************************************************************/
726#define AMCR p15, 0, c13, c2, 0
727#define AMCFGR p15, 0, c13, c2, 1
728#define AMCGCR p15, 0, c13, c2, 2
729#define AMUSERENR p15, 0, c13, c2, 3
730#define AMCNTENCLR0 p15, 0, c13, c2, 4
731#define AMCNTENSET0 p15, 0, c13, c2, 5
732#define AMCNTENCLR1 p15, 0, c13, c3, 0
733#define AMCNTENSET1 p15, 0, c13, c3, 1
734
735/* Activity Monitor Group 0 Event Counter Registers */
736#define AMEVCNTR00 p15, 0, c0
737#define AMEVCNTR01 p15, 1, c0
738#define AMEVCNTR02 p15, 2, c0
739#define AMEVCNTR03 p15, 3, c0
740
741/* Activity Monitor Group 0 Event Type Registers */
742#define AMEVTYPER00 p15, 0, c13, c6, 0
743#define AMEVTYPER01 p15, 0, c13, c6, 1
744#define AMEVTYPER02 p15, 0, c13, c6, 2
745#define AMEVTYPER03 p15, 0, c13, c6, 3
746
747/* Activity Monitor Group 1 Event Counter Registers */
748#define AMEVCNTR10 p15, 0, c4
749#define AMEVCNTR11 p15, 1, c4
750#define AMEVCNTR12 p15, 2, c4
751#define AMEVCNTR13 p15, 3, c4
752#define AMEVCNTR14 p15, 4, c4
753#define AMEVCNTR15 p15, 5, c4
754#define AMEVCNTR16 p15, 6, c4
755#define AMEVCNTR17 p15, 7, c4
756#define AMEVCNTR18 p15, 0, c5
757#define AMEVCNTR19 p15, 1, c5
758#define AMEVCNTR1A p15, 2, c5
759#define AMEVCNTR1B p15, 3, c5
760#define AMEVCNTR1C p15, 4, c5
761#define AMEVCNTR1D p15, 5, c5
762#define AMEVCNTR1E p15, 6, c5
763#define AMEVCNTR1F p15, 7, c5
764
765/* Activity Monitor Group 1 Event Type Registers */
766#define AMEVTYPER10 p15, 0, c13, c14, 0
767#define AMEVTYPER11 p15, 0, c13, c14, 1
768#define AMEVTYPER12 p15, 0, c13, c14, 2
769#define AMEVTYPER13 p15, 0, c13, c14, 3
770#define AMEVTYPER14 p15, 0, c13, c14, 4
771#define AMEVTYPER15 p15, 0, c13, c14, 5
772#define AMEVTYPER16 p15, 0, c13, c14, 6
773#define AMEVTYPER17 p15, 0, c13, c14, 7
774#define AMEVTYPER18 p15, 0, c13, c15, 0
775#define AMEVTYPER19 p15, 0, c13, c15, 1
776#define AMEVTYPER1A p15, 0, c13, c15, 2
777#define AMEVTYPER1B p15, 0, c13, c15, 3
778#define AMEVTYPER1C p15, 0, c13, c15, 4
779#define AMEVTYPER1D p15, 0, c13, c15, 5
780#define AMEVTYPER1E p15, 0, c13, c15, 6
781#define AMEVTYPER1F p15, 0, c13, c15, 7
782
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100783/*******************************************************************************
784 * Armv8.4 - Trace Filter System Registers
785 ******************************************************************************/
786#define TRFCR p15, 0, c1, c2, 1
787#define HTRFCR p15, 4, c1, c2, 1
788
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100789/*******************************************************************************
790 * Trace System Registers
791 ******************************************************************************/
792#define TRCAUXCTLR p14, 1, c0, c6, 0
793#define TRCRSR p14, 1, c0, c10, 0
794#define TRCCCCTLR p14, 1, c0, c14, 0
795#define TRCBBCTLR p14, 1, c0, c15, 0
796#define TRCEXTINSELR0 p14, 1, c0, c8, 4
797#define TRCEXTINSELR1 p14, 1, c0, c9, 4
798#define TRCEXTINSELR2 p14, 1, c0, c10, 4
799#define TRCEXTINSELR3 p14, 1, c0, c11, 4
800#define TRCCLAIMSET p14, 1, c7, c8, 6
801#define TRCCLAIMCLR p14, 1, c7, c9, 6
802#define TRCDEVARCH p14, 1, c7, c15, 6
803
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000804#endif /* ARCH_H */