aboutsummaryrefslogtreecommitdiff
path: root/plat/marvell/octeontx/otx2/t91/t9130/board/marvell_plat_config.c
blob: fbacf54a00811d785ec9575ea17d7954d09fd397 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
/*
 * Copyright (C) 2018 Marvell International Ltd.
 *
 * SPDX-License-Identifier:	BSD-3-Clause
 * https://spdx.org/licenses
 */

#include <armada_common.h>
#include <mvebu_def.h>

/*
 * If bootrom is currently at BLE there's no need to include the memory
 * maps structure at this point
 */
#ifndef IMAGE_BLE

/*****************************************************************************
 * AMB Configuration
 *****************************************************************************
 */
struct addr_map_win amb_memory_map_cp0[] = {
	/* CP0 SPI1 CS0 Direct Mode access */
	{0xe800,	0x2000000,	AMB_SPI1_CS0_ID},
};

int marvell_get_amb_memory_map(struct addr_map_win **win, uint32_t *size,
			       uintptr_t base)
{
	switch (base) {
	case MVEBU_CP_REGS_BASE(0):
		*win = amb_memory_map_cp0;
		*size = ARRAY_SIZE(amb_memory_map_cp0);
		return 0;
	case MVEBU_CP_REGS_BASE(1):
	case MVEBU_CP_REGS_BASE(2):
	default:
		*size = 0;
		*win = 0;
		return 1;
	}
}
#endif

/*****************************************************************************
 * IO WIN Configuration
 *****************************************************************************
 */
struct addr_map_win io_win_memory_map[] = {
#if (CP_COUNT > 1)
	/* SB (MCi0) internal regs */
	{0x00000000f4000000,		0x2000000,	MCI_0_TID},
#if (CP_COUNT > 2)
	/* SB (MCi1) internal regs */
	{0x00000000f6000000,		0x2000000,	MCI_1_TID},
#endif
#endif
#ifndef IMAGE_BLE
	/* SB (MCi0) PCIe0-2 on CP1 */
	{0x00000000e2000000,		0x3000000,	MCI_0_TID},
	/* SB (MCi1) PCIe0-2 on CP2 */
	{0x00000000e5000000,		0x3000000,	MCI_1_TID},
	/* MCI 0 indirect window */
	{MVEBU_MCI_REG_BASE_REMAP(0),	0x100000,	MCI_0_TID},
	/* MCI 1 indirect window */
	{MVEBU_MCI_REG_BASE_REMAP(1),	0x100000,	MCI_1_TID},
#endif
};

/* Global Control Register - window default target */
uint32_t marvell_get_io_win_gcr_target(int ap_index)
{
	/*
	 * PIDI == iMCIP AP to SB internal MoChi connection.
	 * In other words CP0
	 */
	return PIDI_TID;
}

int marvell_get_io_win_memory_map(int ap_index, struct addr_map_win **win,
				  uint32_t *size)
{
	*win = io_win_memory_map;
	if (*win == NULL)
		*size = 0;
	else
		*size = ARRAY_SIZE(io_win_memory_map);

	return 0;
}

#ifndef IMAGE_BLE
/*****************************************************************************
 * IOB Configuration
 *****************************************************************************
 */
struct addr_map_win iob_memory_map_cp0[] = {
	/* SPI1_CS0 (RUNIT) window */
	{0x00000000e8000000,	0x2000000,	RUNIT_TID},
	/* PEX2_X1 window */
	{0x00000000e1000000,	0x1000000,	PEX2_TID},
	/* PEX1_X1 window */
	{0x00000000e0000000,	0x1000000,	PEX1_TID},
	/* PEX0_X4 window */
	{0x00000000c0000000,	0x20000000,	PEX0_TID},
};

struct addr_map_win iob_memory_map_cp1[] = {

	/* PEX2_X1 window */
	{0x00000000e4000000,	0x1000000,	PEX2_TID},
	/* PEX1_X1 window */
	{0x00000000e3000000,	0x1000000,	PEX1_TID},
	/* PEX0_X4 window */
	{0x00000000e2000000,	0x1000000,	PEX0_TID},
};

struct addr_map_win iob_memory_map_cp2[] = {

	/* PEX2_X1 window */
	{0x00000000e7000000,	0x1000000,	PEX2_TID},
	/* PEX1_X1 window */
	{0x00000000e6000000,	0x1000000,	PEX1_TID},
	/* PEX0_X4 window */
	{0x00000000e5000000,	0x1000000,	PEX0_TID},
};

int marvell_get_iob_memory_map(struct addr_map_win **win, uint32_t *size,
			       uintptr_t base)
{
	switch (base) {
	case MVEBU_CP_REGS_BASE(0):
		*win = iob_memory_map_cp0;
		*size = ARRAY_SIZE(iob_memory_map_cp0);
		return 0;
	case MVEBU_CP_REGS_BASE(1):
		*win = iob_memory_map_cp1;
		*size = ARRAY_SIZE(iob_memory_map_cp1);
		return 0;
	case MVEBU_CP_REGS_BASE(2):
		*win = iob_memory_map_cp2;
		*size = ARRAY_SIZE(iob_memory_map_cp2);
		return 0;
	default:
		*size = 0;
		*win = 0;
		return 1;
	}
}
#endif

/*****************************************************************************
 * CCU Configuration
 *****************************************************************************
 */
struct addr_map_win ccu_memory_map[] = {	/* IO window */
#ifdef IMAGE_BLE
	{0x00000000f2000000,	0x6000000,	IO_0_TID}, /* IO window */
#else
#if LLC_SRAM
	{PLAT_MARVELL_LLC_SRAM_BASE, PLAT_MARVELL_LLC_SRAM_SIZE, DRAM_0_TID},
#endif
	{0x00000000f2000000,	0xe000000,	IO_0_TID}, /* IO window */
	{0x00000000c0000000,	0x30000000,	IO_0_TID}, /* IO window */
	{0x0000002000000000,	0x70e000000,	IO_0_TID}, /* IO for CV-OS */
#endif
};

uint32_t marvell_get_ccu_gcr_target(int ap)
{
	return DRAM_0_TID;
}

int marvell_get_ccu_memory_map(int ap_index, struct addr_map_win **win,
			       uint32_t *size)
{
	*win = ccu_memory_map;
	*size = ARRAY_SIZE(ccu_memory_map);

	return 0;
}

#ifdef IMAGE_BLE
/*****************************************************************************
 * SKIP IMAGE Configuration
 *****************************************************************************
 */
void *plat_get_skip_image_data(void)
{
	/* No recovery button on CN-9130 board? */
	return NULL;
}
#endif